

SNOSAI3C - OCTOBER 2006 - REVISED APRIL 2013

# LMV951 1V, 2.7 MHz, Rail-to-Rail Input and Output Amplifier with Shutdown Option

Check for Samples: LMV951

## FEATURES

- (Typical 1.0V Supply, unless Otherwise Noted)
- Ensured 1V Single Supply Operation
- Wide Bandwidth
- No Vos Glitch over the Input CMVR
- No Input I<sub>BIAS</sub> Current Reversal over V<sub>CM</sub> Range
- Buffered Output Stage
- High Output Drive Capability
- Output Short Circuit
  - Sink Current 35 mA
  - Source Current 45 mA
- Rail-to-Rail Buffered Output
  - At 600Ω Load 32 mV from Either Rail
  - At 2 kΩ Load 12 mV from Either Rail
- Temperature Range –40°C to 125°C

## **APPLICATIONS**

- Battery Operated Systems
- Battery Monitoring
- Supply Current Monitoring

### VIRTUAL GROUND CIRCUIT



## DESCRIPTION

The LMV951 amplifier is capable of operating at supply voltages from 0.9V to 3V with specified specs at 1V and 1.8V single supply.

The input common mode range extends to both power supply rails without the offset glitch and input bias current phase reversal inherent to most rail to rail input amplifiers.

Contrary to a conventional rail to rail output amplifier the LMV951 has a buffered output stage providing an open loop gain which is relatively unaffected by resistive output loading. At 1V supply voltage, the LMV951 is able to source and sink in excess of 35 mA and offers a gain bandwidth product of 2.7 MHz.

In shutdown mode the LMV951 consumes less than 50 nA of supply current.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

INSTRUMENTS

www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### ABSOLUTE MAXIMUM RATINGS (1)(2)

| ESD Tolerance <sup>(3)</sup>                      | Human Body Model                | 2000V                                      |
|---------------------------------------------------|---------------------------------|--------------------------------------------|
|                                                   | Machine Model                   | 200V                                       |
| Supply Voltage (V <sup>+</sup> – V <sup>-</sup> ) | 3.1V                            |                                            |
| V <sub>IN</sub> Differential                      |                                 | ±0.3V                                      |
| Voltage at Input/Output Pin                       |                                 | V <sup>+</sup> +0.3V, V <sup>-</sup> -0.3V |
| Current at Input Pin                              |                                 | ±10 mA                                     |
| Junction Temperature <sup>(4)</sup>               |                                 | +150°C                                     |
| Mounting Temperature                              | Infrared or Convection (20 sec) | 235°C                                      |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

(4) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

### OPERATING RATINGS (1)

| Temperature Range <sup>(2)</sup>         | −40°C to +125°C |
|------------------------------------------|-----------------|
| Supply Voltage                           | 0.9V to 3V      |
| Thermal Resistance $(\theta_{JA})^{(2)}$ | 170°C/W         |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.

(2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.



SNOSAI3C - OCTOBER 2006 - REVISED APRIL 2013

www.ti.com

### 1V ELECTRICAL CHARACTERISTICS (1)

Unless otherwise specified, all limits specified for at  $T_A = 25^{\circ}$ C, V<sup>+</sup> = 1, V<sup>-</sup> = 0V, V<sub>CM</sub> = 0.5V, Shutdown = 0V, and R<sub>L</sub> = 1 M $\Omega$ .**Boldface** limits apply at the temperature extremes.

| Symbol             | Parameter                                          | Conditions                                                                               | Min <sup>(2)</sup> | Тур <sup>(3)</sup> | Max <sup>(2)</sup> | Units   |  |  |
|--------------------|----------------------------------------------------|------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|---------|--|--|
| V <sub>OS</sub>    | Input Offset Voltage                               |                                                                                          |                    | 1.5                | 2.8<br><b>3.0</b>  | mV      |  |  |
| TC V <sub>OS</sub> | Input Offset Average Drift                         |                                                                                          |                    | 0.15               |                    | µV/°C   |  |  |
| I <sub>B</sub>     | Input Bias Current                                 |                                                                                          |                    | 32                 | 80<br><b>85</b>    | nA      |  |  |
| l <sub>os</sub>    | Input Offset Current                               |                                                                                          |                    | 0.2                |                    | nA      |  |  |
| CMRR               | Common Mode Rejection Ratio                        | $0V \le V_{CM} \le 1V$                                                                   | 67<br>55           | 77                 |                    | dB      |  |  |
|                    |                                                    | $0.1V \le V_{CM} \le 1V$                                                                 | 76<br><b>73</b>    | 85                 |                    | uв      |  |  |
| PSRR               | Power Supply Rejection Ratio                       | $1V \le V^+ \le 1.8V, V_{CM} = 0.5V$                                                     | 70<br><b>67</b>    | 92                 |                    | dB      |  |  |
|                    |                                                    | $1V \le V^+ \le 3V, V_{CM} = 0.5V$                                                       | 68<br><b>65</b>    | 85                 |                    | uв      |  |  |
| V <sub>CM</sub>    | Input Common-Mode Voltage Range                    | CMRR ≥ 67 dB                                                                             | 0                  |                    | 1.2                | - V     |  |  |
|                    |                                                    | CMRR ≥ 55 dB                                                                             | 0                  |                    | 1.2                | v       |  |  |
| A <sub>V</sub>     | Large Signal Voltage Gain                          | $V_{OUT} = 0.1V \text{ to } 0.9V$<br>R <sub>L</sub> = 600 $\Omega$ to 0.5V               | 90<br><b>85</b>    | 106                |                    | dB      |  |  |
|                    |                                                    | $V_{OUT} = 0.1V$ to 0.9V<br>R <sub>L</sub> = 2 k $\Omega$ to 0.5V                        | 90<br><b>86</b>    | 112                |                    |         |  |  |
| V <sub>OUT</sub>   | Output Voltage Swing High Output Voltage Swing Low | $R_L = 600\Omega$ to 0.5V                                                                | 50<br>62           | 25                 |                    |         |  |  |
|                    |                                                    | $R_L = 2 \ k\Omega$ to 0.5V                                                              | 25<br><b>36</b>    | 12                 |                    | mV from |  |  |
|                    |                                                    | $R_L = 600\Omega$ to 0.5V                                                                | 70<br><b>85</b>    | 32                 |                    | rail    |  |  |
|                    |                                                    | $R_L = 2 \ k\Omega$ to 0.5V                                                              | 35<br><b>40</b>    | 10                 |                    |         |  |  |
| I <sub>OUT</sub>   | Output Short Circuit Current <sup>(4)</sup>        | Sourcing $V_O = 0V, V_{IN(DIFF)} = \pm 0.2V$                                             | 20<br><b>15</b>    | 45                 |                    | m 4     |  |  |
|                    |                                                    | Sinking $V_O = 1V, V_{IN(DIFF)} = \pm 0.2V$                                              | 20<br><b>13</b>    | 35                 |                    | – mA    |  |  |
| I <sub>S</sub>     | Supply Current                                     | Active Mode V <sub>SD</sub> <0.4V                                                        |                    | 370                | 480<br><b>520</b>  |         |  |  |
|                    |                                                    | Shutdown Mode $V_{SD}$ >0.6V                                                             |                    | 0.01               | 1.0<br><b>3.0</b>  | μA      |  |  |
| SR                 | Slew Rate                                          | See <sup>(5)</sup>                                                                       |                    | 1.4                |                    | V/µs    |  |  |
| GBWP               | Gain Bandwidth Product                             |                                                                                          |                    | 2.7                |                    | MHz     |  |  |
| en                 | Input - Referred Voltage Noise                     | f = 1 kHz                                                                                |                    | 25                 |                    | nV/√Hz  |  |  |
| i <sub>n</sub>     | Input-Referred Current Noise                       | f = 1 kHz                                                                                |                    | 0.2                |                    | pA/√Hz  |  |  |
| THD                | Total Harmonic Distortion                          | $f = 1 \text{ kHz},  \text{A}_{\text{V}} = 1,  \text{R}_{\text{L}} = 1  \text{k} \Omega$ |                    | 0.02               |                    | %       |  |  |
| I <sub>SD</sub>    | Shutdown Pin Current                               | Active Mode, $V_{SD} = 0V$                                                               |                    | .001               | 1                  | 110     |  |  |
|                    |                                                    | Shutdown Mode, $V_{SD} = 1V$                                                             |                    | .001               | 1                  | μA      |  |  |
| V <sub>SD</sub>    | Shutdown Pin Voltage Range                         | Active Mode                                                                              | 0                  |                    | 0.4                | v       |  |  |
|                    |                                                    | Shutdown Mode                                                                            | 0.65               |                    | 1                  | v       |  |  |

(1) Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions is very limited self-heating of the device.

(2) All limits are specified by testing or statistical analysis.

(3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(4) The short circuit test is a momentary test, the short circuit duration is 1.5 ms

(5) Number specified is the average of the positive and negative slew rates.



### **1.8V ELECTRICAL CHARACTERISTICS** <sup>(1)</sup>

Unless otherwise specified, all limits specified for at  $T_A = 25^{\circ}$ C, V<sup>+</sup> = 1.8V, V<sup>-</sup> = 0V, V<sub>CM</sub> = 0.9V, Shutdown = 0V, and R<sub>L</sub> = 1 M $\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol             | Parameter                                   | Conditions                                                                             | Min<br>(2)       | Тур<br>(3) | Max<br>(2)        | Units           |  |  |  |
|--------------------|---------------------------------------------|----------------------------------------------------------------------------------------|------------------|------------|-------------------|-----------------|--|--|--|
| V <sub>OS</sub>    | Input Offset Voltage                        |                                                                                        |                  | 1.5        | 2.8<br><b>3.0</b> | mV              |  |  |  |
| TC V <sub>OS</sub> | Input Offset Average Drift                  |                                                                                        |                  | 0.15       |                   | µV/°C           |  |  |  |
| I <sub>B</sub>     | Input Bias Current                          |                                                                                        |                  | 36         | 80<br><b>85</b>   | nA              |  |  |  |
| l <sub>os</sub>    | Input Offset Current                        |                                                                                        |                  | 0.2        |                   | nA              |  |  |  |
| CMRR               | Common Mode Rejection Ratio                 | $0V \le V_{CM} \le 1.8V$                                                               | 82<br><b>80</b>  | 93         |                   | dB              |  |  |  |
| PSRR               | Power Supply Rejection Ratio                | $1V \le V^+ \le 1.8V, V_{CM} = 0.5V$                                                   | 70<br><b>67</b>  | 92         |                   | -               |  |  |  |
|                    |                                             | $1V \le V^+ \le 3V, V_{CM} = 0.5V$                                                     | 68<br><b>65</b>  | 85         |                   | – dB            |  |  |  |
| V <sub>CM</sub>    | Input Common-Mode Voltage                   | CMRR ≥ 82 dB                                                                           | -0.2             |            | 2                 | M               |  |  |  |
|                    | Range                                       | CMRR ≥ 80 dB                                                                           | -0.2             |            | 2                 | V               |  |  |  |
| A <sub>V</sub>     | Large Signal Voltage Gain                   | $V_{OUT} = 0.2 \text{ to } 1.6\text{V}$<br>$R_{L} = 600\Omega \text{ to } 0.9\text{V}$ | 86<br><b>83</b>  | 110        |                   | dB              |  |  |  |
|                    |                                             | $V_{OUT} = 0.2 \text{ to } 1.6\text{V}$<br>R <sub>L</sub> = 2 k $\Omega$ to 0.9V       | 86<br><b>83</b>  | 116        |                   | uВ              |  |  |  |
| V <sub>OUT</sub>   | Output Voltage Swing High                   | $R_L = 600\Omega$ to 0.9V                                                              | 50<br><b>60</b>  | 33         |                   |                 |  |  |  |
|                    |                                             | $R_L = 2 k\Omega$ to 0.9V                                                              | 25<br><b>34</b>  | 13         |                   | mV from<br>rail |  |  |  |
|                    | Output Voltage Swing Low                    | $R_L = 600\Omega$ to 0.9V                                                              | 80<br><b>105</b> | 54         |                   |                 |  |  |  |
|                    |                                             | $R_L = 2 k\Omega$ to 0.9V                                                              | 35<br><b>44</b>  | 17         |                   |                 |  |  |  |
| I <sub>OUT</sub>   | Output Short Circuit Current <sup>(4)</sup> | Sourcing<br>$V_O = 0V, V_{IN(DIFF)} = \pm 0.2V$                                        | 50<br><b>35</b>  | 85         |                   |                 |  |  |  |
|                    |                                             | Sinking<br>$V_0 = 1.8V, V_{IN(DIFF)} = \pm 0.2V$                                       | 45<br><b>25</b>  | 80         |                   | – mA            |  |  |  |
| I <sub>S</sub>     | Supply Current                              | Active Mode V <sub>SD</sub> <0.5V                                                      |                  | 570        | 780<br><b>880</b> |                 |  |  |  |
|                    |                                             | Shutdown Mode $V_{SD}$ >1.3V                                                           |                  | 0.3        | 2.2<br><b>10</b>  | - μΑ            |  |  |  |
| SR                 | Slew Rate                                   | See <sup>(5)</sup>                                                                     |                  | 1.4        |                   | V/µs            |  |  |  |
| GBWP               | Gain Bandwidth Product                      |                                                                                        |                  | 2.8        |                   | MHz             |  |  |  |
| e <sub>n</sub>     | Input - Referred Voltage Noise              | f = 1 kHz                                                                              |                  | 25         |                   | nV/√Hz          |  |  |  |
| i <sub>n</sub>     | Input-Referred Current Noise                | f = 1 kHz                                                                              |                  | 0.2        |                   | pA/Hz           |  |  |  |
| THD                | Total Harmonic Distortion                   | $f = 1 \text{ kHz}, \text{ A}_V = 1, \text{ R}_L = 1 \text{ k}\Omega$                  |                  | 0.02       |                   | %               |  |  |  |
| I <sub>SD</sub>    | Shutdown Pin Current                        | Active Mode, $V_{SD} = 0V$                                                             |                  | .001       | 1                 |                 |  |  |  |
|                    |                                             | Shutdown Mode, $V_{SD} = 1.8V$                                                         |                  | .001       | 1                 | μA              |  |  |  |
| V <sub>SD</sub>    | Shutdown Pin Voltage Range                  | Active Mode                                                                            | 0                |            | 0.5               | 0.5 V           |  |  |  |
|                    |                                             | Shutdown Mode                                                                          | 1.45             |            | 1.8               | v               |  |  |  |

(1) Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions is very limited self-heating of the device.

(2) All limits are specified by testing or statistical analysis.

(3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(4) The short circuit test is a momentary test, the short circuit duration is 1.5 ms

(5) Number specified is the average of the positive and negative slew rates.



SNOSAI3C - OCTOBER 2006 - REVISED APRIL 2013

### **CONNECTION DIAGRAM**



Figure 1. 6-Pin SOT23- Top View See Package Number DDC

### SIMPLIFIED SCHEMATIC



TEXAS INSTRUMENTS

SNOSAI3C-OCTOBER 2006-REVISED APRIL 2013

www.ti.com



Unless otherwise specified, all limits are specified for  $T_A = 25^{\circ}C$ ,  $V^+ = 1V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2 = V_0$ . Boldface limits apply at the temperature extremes.





6



## SNOSAI3C – OCTOBER 2006–REVISED APRIL 2013 TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified, all limits are specified for  $T_A = 25^{\circ}C$ ,  $V^+ = 1V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2 = V_0$ . Boldface limits apply at the temperature extremes.











0 0.2 0.4 0.6 0.8

1

V<sub>CM</sub> (V) Figure 12.

1.2 1.4 1.6 1.8

SNOSAI3C - OCTOBER 2006 - REVISED APRIL 2013



www.ti.com

## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Unless otherwise specified, all limits are specified for  $T_A = 25^{\circ}C$ ,  $V^+ = 1V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2 = V_0$ . Boldface limits apply at the temperature extremes.













Figure 15.



Sinking Current vs. Output Voltage



8



SNOSAI3C - OCTOBER 2006 - REVISED APRIL 2013

### **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Unless otherwise specified, all limits are specified for  $T_A = 25^{\circ}C$ ,  $V^+ = 1V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2 = V_0$ . Boldface limits apply at the temperature extremes.





Figure 21.

Negative Output Swing vs. Supply Voltage



Negative Output Swing

vs. Supply Voltage



1.2

1.6

2

SUPPLY VOLTAGE (V)

Figure 24.

2.4

2.8

3.2

20

0.8



SNOSAI3C -OCTOBER 2006-REVISED APRIL 2013

## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Unless otherwise specified, all limits are specified for  $T_A = 25^{\circ}C$ ,  $V^+ = 1V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2 = V_0$ . Boldface limits apply at the temperature extremes.









Open Loop Gain and Phase with Capacitive Load





Open Loop Gain and Phase with Resistive Load



Open Loop Gain and Phase with Resistive Load





#### SNOSAI3C - OCTOBER 2006 - REVISED APRIL 2013

### **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Unless otherwise specified, all limits are specified for  $T_A = 25^{\circ}C$ ,  $V^+ = 1V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2 = V_0$ . Boldface limits apply at the temperature extremes.



Figure 32.







Small Signal Transient Response, A<sub>V</sub> = +1



Figure 36.



Figure 33.

Large Signal Transient Response, A<sub>V</sub> = +1





Large Signal Transient Response, A<sub>V</sub> = +1





= 1.8

10000

2 kΩ

1000

100k

1M

www.ti.com

SNOSAI3C -OCTOBER 2006-REVISED APRIL 2013

## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Unless otherwise specified, all limits are specified for  $T_A = 25^{\circ}C$ ,  $V^+ = 1V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2 = V_0$ . Boldface limits apply at the temperature extremes.



10k

100k



#### SNOSAI3C - OCTOBER 2006 - REVISED APRIL 2013

### **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Unless otherwise specified, all limits are specified for  $T_A = 25^{\circ}C$ ,  $V^+ = 1V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2 = V_0$ . Boldface limits apply at the temperature extremes.











### APPLICATION INFORMATION

### CIRCUIT DESCRIPTION AND ADVANTAGE OF THE LMV951

The LMV951 utilizes an internal voltage generator which allows for rail to rail input and output operation from 1 to 3V supplies. An internal switching frequency between 10 MHz and 15 MHz is used for generating the internal voltages.

The bipolar input stage provides rail to rail input operation with no input bias current phase reversal and a constant input offset voltage over the entire input common mode range.

The CMOS output stage provides a gain that is virtually independent of resistive loads and an output drive current in excess of 35 mA at 1V. A further benefit of the output stage is that the LMV951 is stable in positive unity gain at capacitive loads in excess of 1000 pF.

#### BATTERY OPERATED SYSTEMS

The maximum operating voltage is 3V and the operating characteristics are ensured down to 1V which makes the LMV951 an excellent choice for battery operated systems using one or two NiCd or NiMH cells. The LMV951 is also functional at 0.9V making it an appropriate choice for a single cell alkaline battery.

#### SHUTDOWN CAPABILITY

While in shutdown mode, the LMV951 typically consumes less than 50 nA of supply current making it ideal for power conscious applications. Full functionality is restored within 3 µs of enable.

#### SMALL SIZE

The small footprint of the LMV951 package is ideal for high density board systems. By using the small 6-Pin SOT23 package, the amplifier can be placed closer to the signal source, reducing noise pickup and increasing signal integrity.

#### POWER SUPPLY BYPASSING

As in any high performance IC, proper power supply bypassing is necessary for optimizing the performance of the LMV951. The internal voltage generator needs proper bypassing for optimum operation. A surface mount ceramic .01  $\mu$ F capacitor must be located as close as possible to the V<sup>+</sup> and V<sup>-</sup> pins (pins 2 and 6). This capacitor needs to have low ESR and a self resonant frequency above 15 MHz. A small tantalum or electrolytic capacitor with a value between 1  $\mu$ F and 10  $\mu$ F also needs to be located close to the LMV951.

#### DRIVING CAPACITIVE LOAD

The unity gain follower is the most sensitive op amp configuration to capacitive loading; the LMV951 can drive up to 10,000 pF in this configuration without oscillation. If the application requires a phase margin greater than those shown in the datasheet graphs, a snubber network is recommended. The snubber offers the advantage of reducing the output signal ringing while maintaining the output swing which ensures a wider dynamic range; this is especially important at lower supply voltages.



Figure 48. Snubber Network to Improve Phase Margin



SNOSAI3C - OCTOBER 2006 - REVISED APRIL 2013

The chart below gives recommended values for some common values of large capacitors. For these values  $R_L = 2 k\Omega$ ;

| CL      | R <sub>s</sub> | Cs      |
|---------|----------------|---------|
| 500 pF  | 330Ω           | 6800 pF |
| 680 pF  | 270Ω           | 8200 pF |
| 1000 pF | 220Ω           | .015 µF |





Figure 49. 1000 pF and no Snubber



### **BRIDGE CONFIGURATION AMPLIFIER**

Some applications may benefit from doubling the voltage across the load. With V<sup>+</sup> = 1V a bridge configuration can provide a 2 V<sub>PP</sub> output to the load with a resistance as low as  $300\Omega$ . The output stage of the LMV951 enables it to drive a load of  $120\Omega$  and still swing at least 70% of the supply rails.

The bridge configuration shown in Figure 51 enables the amplifier to maintain a low dropout voltage thus maximizing its dynamic range. It has been configured in a gain of 1 and uses the fewest number of parts.

Resistor values have been selected to keep the current consumption to a minimum and voltage errors due to bias currents negligible. Using the selected resistor values makes this circuit quite practical in a battery operated design.  $R_1$ ,  $R_2$  and  $R_5$ ,  $R_6$  set up a virtual ground that is half of V<sup>+</sup>. Note that the accuracy of the resistor values will establish how well the two virtual grounds match. Any errors in the virtual grounds will show as current across  $R_L$  when there is no input signal.

AC coupling the input signal sets the DC bias point of this signal to the virtual ground of the circuit. Using the large resistor values with a 1  $\mu$ F capacitor (C<sub>1</sub>) sets the frequency rolloff of this circuit below 10 Hz.

SNOSAI3C - OCTOBER 2006 - REVISED APRIL 2013



Figure 51. Bridge Amplifier

- C<sub>2</sub> and C<sub>3</sub> are .01 µF ceramic capacitors that must be located as close as possible to pin 6, the V<sup>+</sup> pin. As covered in the power supply bypassing section these capacitors must have low ESR and a self resonant frequency above 15 MHz.
- C<sub>4</sub> is a 1 µF tantalum or electrolytic capacitor that should also be located close to the supply pin.
- To use the shutdown feature tie pin 5 of the two parts together and connect through a 470 kΩ resistor to V<sup>+</sup>. Add a switch between pin 5 and ground. Closing the switch keeps the parts in the active mode, opening the switch sets the parts in the shutdown mode without adding any additional current to V<sup>+</sup>.

### VIRTUAL GROUND CIRCUIT

The front page of this data sheet shows the LMV951 being used in a system establishing a virtual ground. Having a buffered output stage gives this part the ability to handle load currents higher than 35 mA at 1V.

 $R_3$  and  $R_4$  are used to set the voltage of the virtual ground. To maintain low noise the values should be between 1 k $\Omega$  and 10 k $\Omega$ .  $C_1$  and  $C_2$  provide the recommended bypassing for the LMV951. These caps must be placed as close as possible to pins 2 and 6.

### TWO WIRE LINE TRANSMISSION

The robust output stage of the LMV951 makes it an excellent choice for driving long cables. The circuit shown below in Figure 52 can drive a long cable using only two wires; power and ground.

When many sensors are located remotely from the control area the wiring becomes a significant expense. Using only two wires helps minimize the wiring expense in a large project such as an industrial plant. Figure 53 shows a 25 kHz signal after passing though 1000 ft. of twisted pair cable. Figure 54 shows a 200 kHz signal after passing through 50 ft. of twisted pair cable.



SNOSAI3C - OCTOBER 2006 - REVISED APRIL 2013



Figure 52. Two Wire Line Driver







The power supply of 3V is recommended to power this system. A1 and A2 are set up as unity gain buffers. It is easy to configure A1 with the required gain if a gain of greater than one is required.  $C_1$  along with  $R_1$  and  $R_2$  are used to ensure the correct DC operating point at the input of A1.  $C_4$  along with  $R_5$  and  $R_6$  are used to setup the correct DC operating point for A2.  $C_1$ ,  $C_3$ , and  $C_4$  have been selected to give about a 20% droop with a 1 kHz square wave input.

SNOSAI3C-OCTOBER 2006-REVISED APRIL 2013

#### 18 Submit Documentation Feedback

Copyright © 2006–2013, Texas Instruments Incorporated

## **REVISION HISTORY**

| Cł | hanges from Revision B (April 2013) to Revision C  | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 17   |

www.ti.com





11-Apr-2013

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| LMV951MK/NOPB    | ACTIVE | SOT          | DDC     | 6    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AS3A              | Samples |
| LMV951MKX/NOPB   | ACTIVE | SOT          | DDC     | 6    | 3000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AS3A              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMV951MK/NOPB               | SOT             | DDC                | 6 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV951MKX/NOPB              | SOT             | DDC                | 6 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

8-Apr-2013



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMV951MK/NOPB  | SOT          | DDC             | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV951MKX/NOPB | SOT          | DDC             | 6    | 3000 | 210.0       | 185.0      | 35.0        |

DDC (R-PDSO-G6)

PLASTIC SMALL-OUTLINE



Α. All linear dimensions are in millimeters.

- This drawing is subject to change without notice. Β.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-193 variation AA (6 pin).





NOTES:

A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.

C. Publication IPC-7351 is recommended for alternate designs.

D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated