











SN74LVC1G3157

SCES424I - JANUARY 2003-REVISED JUNE 2015

# SN74LVC1G3157 Single-Pole Double-Throw Analog Switch

#### **Features**

- 1.65-V to 5.5-V V<sub>CC</sub> Operation
- Useful for Both Analog and Digital Applications
- Specified Break-Before-Make Switching
- Rail-to-Rail Signal Handling
- Operating Frequency Up to 300 MHz
- High Degree of Linearity
- High Speed, Typically 0.5 ns  $(V_{CC} = 3 \text{ V}, C_{L} = 50 \text{ pF})$
- Low ON-State Resistance, Typically ≉6 Ω  $(V_{CC} = 4.5 \text{ V})$
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

## **Applications**

- Wearables
- Portable Computing
- Internet of Things
- Audio Signal Processing

### 3 Description

This single-pole double-throw (SPDT) analog switch is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation.

The SN74LVC1G3157 device can handle both analog and digital signals. The SN74LVC1G3157 device permits signals with amplitudes of up to V<sub>CC</sub> (peak) to be transmitted in either direction.

Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems.

## **Device Information**(1)

| PART NUMBER   | PACKAGE    | BODY SIZE (NOM)   |
|---------------|------------|-------------------|
|               | SOT-23 (6) | 2.90 mm × 1.60 mm |
|               | SC70 (6)   | 2.00 mm × 1.25 mm |
| SN74LVC1G3157 | SOT (6)    | 1.60 mm × 1.20 mm |
|               | SON (6)    | 1.45 mm × 1.00 mm |
|               | DSBGA (6)  | 1.41 mm × 0.91 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic





#### **Table of Contents**

| 1 | Features 1                           |    | 8.2 Functional Block Diagram                     | 13 |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 8.3 Feature Description                          |    |
| 3 | Description 1                        |    | 8.4 Device Functional Modes                      | 13 |
| 4 | Revision History2                    | 9  | Application and Implementation                   | 14 |
| 5 | Pin Configuration and Functions 3    |    | 9.1 Application Information                      | 14 |
| 6 | Specifications4                      |    | 9.2 Typical Application                          | 14 |
| • | 6.1 Absolute Maximum Ratings         | 10 | Power Supply Recommendations                     | 16 |
|   | 6.2 ESD Ratings                      | 11 | Layout                                           | 16 |
|   | 6.3 Recommended Operating Conditions |    | 11.1 Layout Guidelines                           | 16 |
|   | 6.4 Thermal Information              |    | 11.2 Layout Example                              | 16 |
|   | 6.5 Electrical Characteristics       | 12 | Device and Documentation Support                 | 17 |
|   | 6.6 Analog Switch Characteristics    |    | 12.1 Documentation Support                       | 17 |
|   | 6.7 Switching Characteristics        |    | 12.2 Community Resources                         | 17 |
|   | 6.8 Typical Characteristics          |    | 12.3 Trademarks                                  | 17 |
| 7 | Parameter Measurement Information 8  |    | 12.4 Electrostatic Discharge Caution             | 17 |
| 8 | Detailed Description                 |    | 12.5 Glossary                                    | 17 |
| • | 8.1 Overview                         | 13 | Mechanical, Packaging, and Orderable Information | 17 |

#### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision H (May 2012) to Revision I

Page

Added Device Information table, Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section
 Updated document to new TI data sheet format.
 Updated Features.

#### Changes from Revision G (September 2011) to Revision H

Page

Changed YZP with correct pin labels.
 Added Thermal Information table.



# 5 Pin Configuration and Functions







DSF Package 6-Pin SON Top View







DRL Package 6-Pin SOT



A116A2

B2

# Pin Functions

|                 | PIN                             |       |     |                                   |
|-----------------|---------------------------------|-------|-----|-----------------------------------|
| NAME            | SOT-23,<br>SC70, SON,<br>or SOT | DSBGA | 1/0 | DESCRIPTION                       |
| B2              | 1                               | A1    | I/O | Switch I/O. Set S high to enable. |
| GND             | 2                               | B1    | _   | Ground                            |
| B1              | 3                               | C1    | I/O | Switch I/O. Set S low to enable.  |
| Α               | 4                               | C2    | I/O | Common terminal                   |
| V <sub>CC</sub> | 5                               | B2    | _   | Power supply                      |
| S               | 6                               | A2    | 1   | Select                            |

Copyright © 2003–2015, Texas Instruments Incorporated



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                   |                                     | MIN  | MAX            | UNIT |
|------------------|---------------------------------------------------|-------------------------------------|------|----------------|------|
| $V_{CC}$         | Supply voltage (2)                                |                                     | -0.5 | 6.5            | V    |
| $V_{\text{IN}}$  | Control input voltage (2)(3)                      |                                     | -0.5 | 6.5            | V    |
| V <sub>I/O</sub> | Switch I/O voltage (2)(3)(4)(5)                   |                                     | -0.5 | $V_{CC} + 0.5$ | V    |
| I <sub>IK</sub>  | Control input clamp current                       | V <sub>IN</sub> < 0                 |      | <b>-</b> 50    | mA   |
| I <sub>I/O</sub> | I/O port diode current                            | $V_{I/O} < 0$ or $V_{I/O} > V_{CC}$ |      | ±50            | mA   |
| I <sub>I/O</sub> | On-state switch current <sup>(6)</sup>            | $V_{I/O} = 0$ to $V_{CC}$           |      | ±128           | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                                     |      | ±100           | mA   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- 2) All voltages are with respect to ground unless otherwise specified.
- (3) The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- (4) This value is limited to 5.5 V maximum.
- (5)  $V_I$ ,  $V_O$ ,  $V_A$ , and  $V_{Bn}$  are used to denote specific conditions for  $V_{I/O}$ .
- (6)  $I_{I}$ ,  $I_{O}$ ,  $I_{A}$ , and  $I_{Bn}$  are used to denote specific conditions for  $I_{I/O}$ .

### 6.2 ESD Ratings

|   |             |                         |                                                                     | VALUE | UNIT |
|---|-------------|-------------------------|---------------------------------------------------------------------|-------|------|
|   |             |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| , | $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted) (1)

|                 |                                           |                                              | MIN                  | MAX                  | UNIT   |
|-----------------|-------------------------------------------|----------------------------------------------|----------------------|----------------------|--------|
| $V_{CC}$        | Supply voltage                            |                                              | 1.65                 | 5.5                  | V      |
| $V_{I/O}$       | Switch input/output voltage               |                                              | 0                    | $V_{CC}$             | V      |
| $V_{\text{IN}}$ | Control input voltage                     |                                              | 0                    | 5.5                  | V      |
| \/              | High-level input voltage, control input   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | $V_{CC} \times 0.75$ |                      | V      |
| V <sub>IH</sub> | Tilgit-level input voltage, control input | $V_{CC} = 2.3 \text{ V to } 5.5 \text{ V}$   | $V_{CC} \times 0.7$  |                      | V      |
| \/              | Low level input voltage, control input    | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |                      | $V_{CC} \times 0.25$ | V      |
| V <sub>IL</sub> | Low-level input voltage, control input    | $V_{CC} = 2.3 \text{ V to } 5.5 \text{ V}$   |                      | $V_{CC} \times 0.3$  | V      |
|                 |                                           | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |                      | 20                   |        |
| Δt/Δν           | Input transition rise or fall rate        | $V_{CC}$ = 2.3 V to 2.7 V                    |                      | 20                   | ns/V   |
| Δι/Δν           | input transition rise of fail rate        | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$     |                      | 10                   | 115/ V |
|                 |                                           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$   |                      | 10                   |        |
| $T_A$           | Operating free-air temperature            |                                              | -40                  | 85                   | °C     |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                 | THERMAL METRIC <sup>(1)</sup>          | DBV (SOT-23) | DCK (SC70) | DRL (SOT) | DRY (SON) | YZP<br>(DSBGA) | UNIT |
|-----------------|----------------------------------------|--------------|------------|-----------|-----------|----------------|------|
|                 |                                        | 6 PINS       | 6 PINS     | 6 PINS    | 6 PINS    | 6 PINS         |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 165          | 259        | 142       | 234       | 123            | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                                 | PARAMETER                             |                       | TES                                     | T CONDITION              | S                        | V <sub>CC</sub>         | MIN TYP <sup>(1)</sup> | MAX                 | UNIT |
|---------------------------------|---------------------------------------|-----------------------|-----------------------------------------|--------------------------|--------------------------|-------------------------|------------------------|---------------------|------|
|                                 |                                       |                       |                                         | V <sub>I</sub> = 0 V     | I <sub>O</sub> = 4 mA    | 1.65 V                  | 11                     | 20                  |      |
|                                 |                                       |                       |                                         | V <sub>I</sub> = 1.65 V  | $I_O = -4 \text{ mA}$    | 1.05 V                  | 15                     | 50                  |      |
|                                 |                                       |                       |                                         | $V_I = 0 V$              | $I_O = 8 \text{ mA}$     | 0.01/                   | 8                      | 12                  | Ω    |
|                                 |                                       |                       |                                         | V <sub>I</sub> = 2.3 V   | $I_O = -8 \text{ mA}$    | 2.3 V                   | 11                     | 30                  |      |
| r <sub>on</sub>                 | ON-state switch resistar              | nce <sup>(2)</sup>    | See Figure 1 and Figure 2               | V <sub>I</sub> = 0 V     | I <sub>O</sub> = 24 mA   | 2.1/                    | 7                      | 9                   |      |
|                                 |                                       |                       | and rigure 2                            | V <sub>I</sub> = 3 V     | I <sub>O</sub> = -24 mA  | 3 V                     | 9                      | 20                  |      |
|                                 |                                       |                       |                                         | V <sub>I</sub> = 0 V     | I <sub>O</sub> = 30 mA   |                         | 6                      | 7                   |      |
|                                 |                                       |                       |                                         | V <sub>I</sub> = 2.4 V   | $I_0 = -30 \text{ mA}$   | 4.5 V                   | 7                      | 12                  |      |
|                                 |                                       |                       |                                         | V <sub>I</sub> = 4.5 V   | $I_{O} = -30 \text{ mA}$ |                         | 7                      | 15                  |      |
|                                 |                                       |                       |                                         |                          | $I_A = -4 \text{ mA}$    | 1.65 V                  |                        | 140                 |      |
| _                               | ON-state switch resistar              | nce                   | 0 ≤ V <sub>Bn</sub> ≤ V <sub>CC</sub>   |                          | $I_A = -8 \text{ mA}$    | 2.3 V                   |                        | 45                  | 0    |
| r <sub>range</sub>              | over signal range (2)(3)              |                       | (see Figure 1 and                       | d Figure 2)              |                          |                         |                        | 18                  | Ω    |
|                                 |                                       |                       |                                         |                          | $I_A = -30 \text{ mA}$   | 4.5 V                   |                        | 10                  |      |
|                                 |                                       |                       |                                         | V <sub>Bn</sub> = 1.15 V | $I_A = -4 \text{ mA}$    | 1.65 V                  | 0.5                    |                     |      |
| ۸                               | Difference of ON-state                |                       | See Figure 2                            | V <sub>Bn</sub> = 1.6 V  | $I_A = -8 \text{ mA}$    | 2.3 V                   | 0.1                    |                     | 0    |
| $\Delta r_{on}$                 | resistance between switches (2)(4)(5) | (4) (5) See Figure 2  |                                         | See Figure 2             | V <sub>Bn</sub> = 2.1 V  | I <sub>A</sub> = -24 mA | 3 V                    | 0.1                 |      |
|                                 |                                       |                       |                                         | V <sub>Bn</sub> = 3.15 V | I <sub>A</sub> = -30 mA  | 4.5 V                   | 0.1                    |                     |      |
|                                 |                                       |                       |                                         |                          | $I_A = -4 \text{ mA}$    | 1.65 V                  | 110                    |                     |      |
| _                               | ON'-1 (I-1 (I                         | $I_A = -8 \text{ mA}$ | 2.3 V                                   | 26                       |                          | 0                       |                        |                     |      |
| r <sub>on(flat)</sub>           | ON resistance flatness (2             | -/( ./(0/             | $0 \le V_{Bn} \le V_{CC}$               |                          | I <sub>A</sub> = -24 mA  | 3 V                     | 9                      |                     | Ω    |
|                                 |                                       |                       |                                         |                          | $I_A = -30 \text{ mA}$   | 4.5 V                   | 4                      |                     |      |
| . (7)                           | OFF-state switch leakage              | ie                    | $0 \le V_I, V_O \le V_{CC}$             |                          |                          | 1.65 V to               |                        | ±1                  |      |
| I <sub>off</sub> <sup>(7)</sup> | current                               | •                     | (see Figure 3)                          |                          |                          | 5.5 V                   | ±0.05                  | ±1 <sup>(1)</sup>   | μΑ   |
|                                 | ON-state switch leakage               | )                     | V <sub>I</sub> = V <sub>CC</sub> or GND | , V <sub>O</sub> = Open  |                          | 5.5.1/                  |                        | ±1                  | 0    |
| I <sub>S(on)</sub>              | current                               |                       | (see Figure 4)                          |                          |                          | 5.5 V                   |                        | ±0.1 <sup>(1)</sup> | μΑ   |
|                                 | On a tradition and a summared         |                       | 0.41/41/                                |                          |                          | 0.771- 5.577            |                        | ±1                  | 0    |
| I <sub>IN</sub>                 | Control input current                 |                       | $0 \le V_{IN} \le V_{CC}$               |                          |                          | 0 V to 5.5 V            | ±0.05                  | ±1 <sup>(1)</sup>   | μΑ   |
| I <sub>CC</sub>                 | Supply current                        |                       | S = V <sub>CC</sub> or GND              |                          |                          | 5.5 V                   | 1                      | 10                  | μΑ   |
| $\Delta I_{CC}$                 | Supply-current change                 |                       | $S = V_{CC} - 0.6 V$                    |                          |                          | 5.5 V                   |                        | 500                 | μΑ   |
| C <sub>i</sub>                  | Control input capacitance             | s                     |                                         |                          |                          | 5 V                     | 2.7                    |                     | pF   |

<sup>(1)</sup>  $T_A = 25^{\circ}C$ 

Product Folder Links: SN74LVC1G3157

<sup>(2)</sup> Measured by the voltage drop between I/O pins at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages on the two (A or B) ports.

<sup>(3)</sup> Specified by design

<sup>(4)</sup>  $\Delta r_{on} = r_{on(max)} - r_{on(min)}$  measured at identical  $V_{CC}$ , temperature, and voltage levels

<sup>(5)</sup> This parameter is characterized, but not production tested.

<sup>(6)</sup> Flatness is defined as the difference between the maximum and minimum values of on-state resistance over the specified range of conditions.

<sup>(7)</sup>  $I_{\text{off}}$  is the same as  $I_{\text{S(off)}}$  (off-state switch leakage current).



#### **Electrical Characteristics (continued)**

over recommended operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                       |    | TEST CONDITIONS | V <sub>cc</sub> | MIN TYP <sup>(1)</sup> | MAX | UNIT |
|----------------------|---------------------------------|----|-----------------|-----------------|------------------------|-----|------|
| C <sub>io(off)</sub> | Switch input/output capacitance | Bn |                 | 5 V             | 5.2                    |     | pF   |
| 0                    | Switch input/output             | Bn |                 | 5 V             | 17.3                   |     | pF   |
| C <sub>io(on)</sub>  | capacitance                     | Α  |                 | 5 V             | 17.3                   |     | рΓ   |

#### 6.6 Analog Switch Characteristics

 $T_A = 25^{\circ}C$ 

| PARAMETER                    | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                                                                                        | V <sub>cc</sub> | TYP         | UNIT  |
|------------------------------|-----------------|----------------|--------------------------------------------------------------------------------------------------------|-----------------|-------------|-------|
|                              |                 |                |                                                                                                        | 1.65 V          | 300         |       |
| Frequency response (1)       | A or Bn         | Dr. or A       | $R_L = 50 \Omega$ , $f_{in} = sine wave$ (see Figure 6)                                                | 2.3 V           | 300         | MHz   |
| (switch on)                  | A OI BII        | Bn or A        |                                                                                                        | 3 V             | 300         | IVITZ |
| ,                            |                 |                |                                                                                                        | 4.5 V           | 300         |       |
|                              |                 |                |                                                                                                        | 1.65 V          | -54         |       |
| Crosstalk (2)                | D4 or D2        | B2 or B1       | $R_L = 50 \Omega$ , $f_{in} = 10 MHz$ (sine wave)                                                      | 2.3 V           | -54         | dB    |
| (between switches)           | B1 or B2        | D2 01 D1       | (see Figure 7)                                                                                         | 3 V             | -54         | aв    |
|                              |                 |                |                                                                                                        | 4.5 V           | -54         |       |
|                              |                 |                |                                                                                                        | 1.65 V          | <b>–</b> 57 |       |
| Feed through attenuation (2) | A or Do         | Dr. or A       | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$                                                                 | 2.3 V           | <b>–</b> 57 | dB    |
| (switch off)                 | A or Bn         | Bn or A        | f <sub>in</sub> = 10 MHz (sine wave)<br>(see Figure 8)                                                 | 3 V             | <b>–</b> 57 |       |
| ,                            |                 |                | ,                                                                                                      | 4.5 V           | -57         |       |
| Obanna iniaatian (3)         |                 | ۸              | $C_L = 0.1 \text{ nF}, R_L = 1 \text{ M}\Omega$                                                        | 3.3 V           | 3           | -0    |
| Charge injection (3)         | S               | Α              | (see Figure 9)                                                                                         | 5 V             | 7           | pC    |
|                              |                 |                |                                                                                                        | 1.65 V          | 0.1%        |       |
| Total harmonic               | A or Do         | Dr. or A       | $V_{I} = 0.5 V_{p-p}, R_{L} = 600 \Omega,$<br>$f_{in} = 600 \text{ Hz to } 20 \text{ kHz (sine wave)}$ | 2.3 V           | 0.025%      |       |
| distortion                   | A or Bn         | Bn or A        | (see Figure 10)                                                                                        | 3 V             | 0.015%      |       |
|                              |                 |                |                                                                                                        | 4.5 V           | 0.01%       |       |

<sup>(1)</sup> Adjust  $f_{in}$  voltage to obtain 0 dBm at output. Increase  $f_{in}$  frequency until dB meter reads -3 dB.

### 6.7 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 5 and Figure 11)

| PARAMETER                       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = ± 0.1 |     | V <sub>CC</sub> = :<br>± 0.2 |     | V <sub>CC</sub> =<br>± 0.3 | 3.3 V<br>3 V | V <sub>CC</sub> = ± 0.5 | 5 V<br>5 V | UNIT |
|---------------------------------|-----------------|----------------|-------------------------|-----|------------------------------|-----|----------------------------|--------------|-------------------------|------------|------|
|                                 | (INFOT)         | (OUTPUT)       | MIN                     | MAX | MIN                          | MAX | MIN                        | MAX          | MIN                     | MAX        |      |
| t <sub>pd</sub> <sup>(1)</sup>  | A or Bn         | Bn or A        |                         | 2   |                              | 1.2 |                            | 8.0          |                         | 0.3        | ns   |
| t <sub>en</sub> <sup>(2)</sup>  |                 | D.             | 7                       | 24  | 3.5                          | 14  | 2.5                        | 7.6          | 1.7                     | 5.7        |      |
| t <sub>dis</sub> (3)            | S               | Bn             | 3                       | 13  | 2                            | 7.5 | 1.5                        | 5.3          | 0.8                     | 3.8        | ns   |
| t <sub>B-M</sub> <sup>(4)</sup> |                 |                | 0.5                     |     | 0.5                          |     | 0.5                        |              | 0.5                     |            | ns   |

<sup>(1)</sup>  $t_{pd}$  is the slower of  $t_{PLH}$  or  $t_{PHL}$ . The propagation delay is calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance).

Adjust f<sub>in</sub> voltage to obtain 0 dBm at input.

Specified by design

 $t_{en}$  is the slower of  $t_{PZL}$  or  $t_{PZH}$ .  $t_{dis}$  is the slower of  $t_{PLZ}$  or  $t_{PHZ}$ .

Specified by design.



# 6.8 Typical Characteristics



Figure 1. Typical  $r_{on}$  as a Function of Input Voltage (V<sub>I</sub>) for  $V_{I} = 0$  to  $V_{CC}$ 

#### 7 Parameter Measurement Information



Figure 2. ON-State Resistance Test Circuit



 $\begin{array}{l} \text{Condition 1: V}_I = \text{GND, V}_O = \text{V}_{CC} \\ \text{Condition 2: V}_I = \text{V}_{CC}, \text{ V}_O = \text{GND} \end{array}$ 

Figure 3. OFF-State Switch Leakage-Current Test Circuit



Figure 4. ON-State Switch Leakage-Current Test Circuit





| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

**LOAD CIRCUIT** 

| ,,                                  | INI                            | PUTS    |                    | .,                       |                | _              | .,             |
|-------------------------------------|--------------------------------|---------|--------------------|--------------------------|----------------|----------------|----------------|
| V <sub>cc</sub>                     | V <sub>cc</sub> V <sub>i</sub> |         | V <sub>M</sub>     | <b>V</b> <sub>LOAD</sub> | C <sub>L</sub> | R <sub>⊾</sub> | V <sub>A</sub> |
| 1.8 V ± 0.15 V                      | V <sub>cc</sub>                | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 50 pF          | 500 Ω          | 0.3 V          |
| $2.5~\textrm{V}~\pm~0.2~\textrm{V}$ | V <sub>cc</sub>                | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 50 pF          | 500 Ω          | 0.3 V          |
| $3.3~V~\pm~0.3~V$                   | V <sub>cc</sub>                | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 50 pF          | 500 Ω          | 0.3 V          |
| 5 V ± 0.5 V                         | V <sub>cc</sub>                | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 50 pF          | 500 Ω          | 0.3 V          |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{o}$  = 50  $\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $\dot{t}_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}^{r2L}$  and  $t_{PHL}^{r2H}$  are the same as  $t_{pd}^{eff}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 5. Load Circuit and Voltage Waveforms





Figure 6. Frequency Response (Switch On)



Figure 7. Crosstalk (Between Switches)





Figure 8. Feed Through



Figure 9. Charge-Injection Test





Figure 10. Total Harmonic Distortion



Figure 11. Break-Before-Make Internal Timing



## 8 Detailed Description

#### 8.1 Overview

The SN74LVC1G3157 device is a single-pole double-throw (SPDT) analog switch designed for 1.65-V to 5.5-V  $V_{CC}$  operation. The SN74LVC1G3157 device can handle analog and digital signals. The device permits signals with amplitudes of up to  $V_{CC}$  (peak) to be transmitted in either direction.

#### 8.2 Functional Block Diagram



Figure 12. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The 1.65-V to 5.5-V supply operation allows the device to function in many different systems comprised of different logic levels, allowing rail-to-rail signal switching. Either the B1 channel or the B2 channel is activated depending upon the control input. If the control input is low, B1 channel is selected. If the control input is high, B2 channel is selected.

#### 8.4 Device Functional Modes

Table 1 lists the ON channel when one of the control inputs is selected.

**Table 1. Function Table** 

| CONTROL<br>INPUTS | ON<br>CHANNEL |  |  |  |  |
|-------------------|---------------|--|--|--|--|
| L                 | B1            |  |  |  |  |
| Н                 | B2            |  |  |  |  |

Copyright © 2003–2015, Texas Instruments Incorporated



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The SN74LVC1G3157 SPDT analog switch is flexible enough for use in a variety of circuits such as analog audio routing, power-up monitor, memory sharing, and so on. For details on the applications, see SCYB014.

### 9.2 Typical Application



Figure 13. Typical Application Schematic

#### 9.2.1 Design Requirements

The inputs can be analog or digital, but TI recommends waiting until  $V_{CC}$  has ramped to a level in *Recommended Operating Conditions* before applying any signals. Appropriate termination resistors should be used depending on the type of signal and specification. The Select pin should not be left floating; either pull up or pull down with a resistor that can be overdriven by a GPIO.



### **Typical Application (continued)**

#### 9.2.2 Detailed Design Procedure

Using this circuit idea, a system designer can ensure a component or subsystem power has ramped up before allowing signals to be applied to its input. This is useful for integrated circuits that do not have overvoltage tolerant inputs. The basic idea uses a resistor divider on the VCC1 power rail, which is ramping up. The RC time constant of the resistor divider further delays the voltage ramp on the select pin of the SPDT bus switch. By carefully selecting values for R1, R2, and C, it is possible to ensure that VCC1 will reach its nominal value before the path from A to B2 is established, thus preventing a signal being present on an I/O before the device/system is powered up. To ensure the minimum desired delay is achieved, the designer should use Equation 1 to calculate the time required from a transition from ground (0 V) to half the supply voltage (VCC1/2).

Set 
$$\left(\frac{R2}{R1 R2} \times V_{CC1} > V_{IH}\right)$$
 of the select pin (1)

Choose Rs and C to achieve the desired delay.

When V<sub>S</sub> goes high, the signal will be passed.

#### 9.2.3 Application Curve



Figure 14. V<sub>S</sub> Voltage Ramp

Copyright © 2003–2015, Texas Instruments Incorporated



## 10 Power Supply Recommendations

Most systems have a common 3.3-V or 5-V rail that can supply the  $V_{CC}$  pin of this device. If this is not available, a Switch-Mode-Power-Supply (SMPS) or a Linear Dropout Regulator (LDO) can be used to provide supply to this device from another voltage rail.

## 11 Layout

#### 11.1 Layout Guidelines

TI recommends keeping signal lines as short as possible. TI also recommends incorporating microstrip or stripline techniques when signal lines are greater than 1 inch in length. These traces must be designed with a characteristic impedance of either 50  $\Omega$  or 75  $\Omega$ , as required by the application. Do not place this device too close to high-voltage switching components, as they may interfere with the device.

#### 11.2 Layout Example



Figure 15. Recommended Layout Example



## 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Implications of Slow or Floating CMOS Inputs, SCBA004.
- SN74LVC1G3157 and SN74LVC2G53 SPDT Analog Switches, SCYB014

#### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2003–2015, Texas Instruments Incorporated





8-Aug-2015

#### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6)       | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)                     | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------------|--------------------|--------------|------------------------------------------|---------|
| 74LVC1G3157DBVRE4 | ACTIVE | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | CC5F                                     | Samples |
| 74LVC1G3157DBVRG4 | ACTIVE | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | CC5F                                     | Sample  |
| 74LVC1G3157DCKRE4 | ACTIVE | SC70         | DCK                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | (C55 ~ C5F ~ C5K ~<br>C5R)               | Sample  |
| 74LVC1G3157DCKRG4 | ACTIVE | SC70         | DCK                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | (C55 ~ C5F ~ C5K ~<br>C5R)               | Sample  |
| 74LVC1G3157DRLRG4 | ACTIVE | SOT          | DRL                | 6    | 4000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | (C57 ~ C5R)                              | Sample  |
| 74LVC1G3157DRYRG4 | ACTIVE | SON          | DRY                | 6    | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | C5                                       | Sample  |
| SN74LVC1G3157DBVR | ACTIVE | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | (CC52 ~ CC55 ~<br>CC5F ~ CC5K ~<br>CC5R) | Sample  |
| SN74LVC1G3157DCKR | ACTIVE | SC70         | DCK                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | (C55 ~ C5F ~ C5K ~<br>C5R)               | Sample  |
| SN74LVC1G3157DRLR | ACTIVE | SOT          | DRL                | 6    | 4000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | (C57 ~ C5R)                              | Sample  |
| SN74LVC1G3157DRY2 | ACTIVE | SON          | DRY                | 6    | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | C5                                       | Sample  |
| SN74LVC1G3157DRYR | ACTIVE | SON          | DRY                | 6    | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | C5                                       | Sample  |
| SN74LVC1G3157DSFR | ACTIVE | SON          | DSF                | 6    | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85    | C5                                       | Sample  |
| SN74LVC1G3157YZPR | ACTIVE | DSBGA        | YZP                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 85    | (C57 ~ C5N)                              | Sample  |

(1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE**: TI has discontinued the production of the device.



## PACKAGE OPTION ADDENDUM

8-Aug-2015

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LVC1G3157:

Automotive: SN74LVC1G3157-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com 20-Aug-2015

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All dimensions are nominal | 1               |                    |   |      | T                        |                          |            |            |            |            | T         |                  |
|----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| 74LVC1G3157DBVRG4          | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1G3157DBVR          | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.2                      | 3.3        | 3.2        | 1.55       | 4.0        | 8.0       | Q3               |
| SN74LVC1G3157DBVR          | SOT-23          | DBV                | 6 | 3000 | 180.0                    | 9.2                      | 3.17       | 3.23       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1G3157DCKR          | SC70            | DCK                | 6 | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1G3157DRLR          | SOT             | DRL                | 6 | 4000 | 180.0                    | 9.5                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| SN74LVC1G3157DRLR          | SOT             | DRL                | 6 | 4000 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| SN74LVC1G3157DRY2          | SON             | DRY                | 6 | 5000 | 180.0                    | 9.5                      | 1.6        | 1.15       | 0.75       | 4.0        | 8.0       | Q3               |
| SN74LVC1G3157DRY2          | SON             | DRY                | 6 | 5000 | 180.0                    | 8.4                      | 1.65       | 1.2        | 0.7        | 4.0        | 8.0       | Q3               |
| SN74LVC1G3157DRYR          | SON             | DRY                | 6 | 5000 | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| SN74LVC1G3157DSFR          | SON             | DSF                | 6 | 5000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| SN74LVC1G3157YZPR          | DSBGA           | YZP                | 6 | 3000 | 178.0                    | 9.2                      | 1.02       | 1.52       | 0.63       | 4.0        | 8.0       | Q1               |

www.ti.com 20-Aug-2015



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 74LVC1G3157DBVRG4 | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G3157DBVR | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G3157DBVR | SOT-23       | DBV             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| SN74LVC1G3157DCKR | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G3157DRLR | SOT          | DRL             | 6    | 4000 | 184.0       | 184.0      | 19.0        |
| SN74LVC1G3157DRLR | SOT          | DRL             | 6    | 4000 | 202.0       | 201.0      | 28.0        |
| SN74LVC1G3157DRY2 | SON          | DRY             | 6    | 5000 | 184.0       | 184.0      | 19.0        |
| SN74LVC1G3157DRY2 | SON          | DRY             | 6    | 5000 | 202.0       | 201.0      | 28.0        |
| SN74LVC1G3157DRYR | SON          | DRY             | 6    | 5000 | 203.0       | 203.0      | 35.0        |
| SN74LVC1G3157DSFR | SON          | DSF             | 6    | 5000 | 184.0       | 184.0      | 19.0        |
| SN74LVC1G3157YZPR | DSBGA        | YZP             | 6    | 3000 | 220.0       | 220.0      | 35.0        |

# DBV (R-PDSO-G6)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- Falls within JEDEC MO-178 Variation AB, except minimum lead width.



# DBV (R-PDSO-G6)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DCK (R-PDSO-G6)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AB.



# DCK (R-PDSO-G6)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DRL (R-PDSO-N6)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs.

  Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side.
- D. JEDEC package registration is pending.



# DRL (R-PDSO-N6)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. SON (Small Outline No-Lead) package configuration.

The exposed lead frame feature on side of package may or may not be present due to alternative lead frame designs.

E. This package complies to JEDEC MO-287 variation UFAD.

 $frac{f}{K}$  See the additional figure in the Product Data Sheet for details regarding the pin 1 identifier shape.



# DRY (R-PUSON-N6)

## PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A.

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC registration MO-287, variation X2AAF.



DSF (S-PX2SON-N6)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. If 2 mil solder mask is outside PCB vendor capability, it is advised to omit solder mask.
- E. Maximum stencil thickness 0,1016 mm (4 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Suggest stencils cut with lasers such as Fiber Laser that produce the greatest positional accuracy.
- H. Component placement force should be minimized to prevent excessive paste block deformation.



YZP (R-XBGA-N6)

DIE-SIZE BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. NanoFree  $\mathbf{M}$  package configuration.

NanoFree is a trademark of Texas Instruments.





DIE SIZE BALL GRID ARRAY



#### NOTES:

NanoFree Is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. NanoFree<sup>™</sup> package configuration.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints.
 For more information, see Texas Instruments literature number SBVA017 (www.ti.com/lit/sbva017).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity