Distributed by:

JAMECO

ELECTRONICS

## www.Jameco.com + 1-800-831-4242

The content and copyrights of the attached material are the property of its owner.

Jameco Part Number 1921389



# 4-Mbit (256K x 16) Static RAM

#### **Features**

- Pin- and function-compatible with CY7C1041CV33
- · High speed
  - $-t_{AA} = 10 \text{ ns}$
- Low active power
  - I<sub>CC</sub> = 90 mA @ 10 ns (Industrial)
- · Low CMOS standby power
  - $I_{SB2} = 10 \text{ mA}$
- 2.0 V data retention
- Automatic power-down when deselected
- TTL-compatible inputs and outputs
- Easy memory expansion with CE and OE features
- Available in lead-free 48-ball VFBGA, 44-lead (400-mil) Molded SOJ and 44-pin TSOP II packages

#### Functional Description[1]

The CY7C1041DV33 is a high-performance CMOS Static RAM organized as 256K words by 16 bits. Writing to the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Write Enable ( $\overline{\text{WE}}$ ) inputs LOW. If Byte LOW Enable (BLE) is LOW, then data from I/O pins ( $\overline{\text{I/O}}_0$ – $\overline{\text{I/O}}_7$ ), is written into the location specified on the address pins ( $\overline{\text{A}}_0$ – $\overline{\text{A}}_{17}$ ). If Byte HIGH Enable (BHE) is LOW, then data from I/O pins ( $\overline{\text{I/O}}_8$ – $\overline{\text{I/O}}_{15}$ ) is written into the location specified on the address pins ( $\overline{\text{A}}_0$ – $\overline{\text{A}}_{17}$ ).

Reading from the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte LOW Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins will appear on I/O $_0$  – I/O $_7$ . If Byte HIGH Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory will appear on I/O $_8$  to I/O $_{15}$ . See the truth table at the back of this data sheet for a complete description of Read and Write modes.

The input/output pins (I/O $_0$ –I/O $_1$ 5) are placed in <u>a</u> high-impedance state when the <u>device</u> is de<u>selected (CE</u> HIGH), the out<u>puts are disabled (OE</u> HIGH), the BHE and BLE <u>are disabled (BHE</u>, BLE HIGH), or during a Write operation (CE LOW, and WE LOW).

The CY7C1041DV33 is available in a standard 44-pin 400-mil-wide body width SOJ and 44-pin TSOP II package with center power and ground (revolutionary) pinout, as well as a 48-ball fine-pitch ball grid array (FBGA) package.



#### Note

1. For guidelines on SRAM system design, please refer to the "System Design Guidelines" Cypress application note, available on the internet at www.cypress.com.



#### **Selection Guide**

|                              | -10 (Industrial) | –12 (Automotive) <sup>[2]</sup> | Unit |
|------------------------------|------------------|---------------------------------|------|
| Maximum Access Time          | 10               | 12                              | ns   |
| Maximum Operating Current    | 90               | 95                              | mA   |
| Maximum CMOS Standby Current | 10               | 15                              | mA   |

## **Pin Configurations**



#### Note

<sup>2.</sup> Automotive product information is Preliminary.



#### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .......-65°C to +150°C Ambient Temperature with Power Applied ......-55°C to +125°C Supply Voltage on  $V_{CC}$  to Relative  ${\rm GND}^{[3]}$  .... -0.3V to +4.6V DC Voltage Applied to Outputs in High-Z State [3] ......-0.3V to  $V_{CC}$  +0.3V DC Input Voltage [3] ......-0.3V to  $V_{CC}$  +0.3V

| Current into Outputs (LOW)     | 20 mA   |
|--------------------------------|---------|
| Static Discharge Voltage       | >2001V  |
| (per MIL-STD-883, Method 3015) |         |
| Latch-up Current               | >200 mA |

#### **Operating Range**

| Range Ambient Temperature |                 | V <sub>CC</sub> | Speed |
|---------------------------|-----------------|-----------------|-------|
| Industrial                | -40°C to +85°C  | $3.3V \pm 0.3V$ | 10 ns |
| Automotive                | -40°C to +125°C | $3.3V \pm 0.3V$ | 12 ns |

#### **DC Electrical Characteristics** Over the Operating Range

| Daramatar           | Description                                      | Toot Conditions                                                                                                                                                  |       | –10 (In    | -10 (Industrial)      |            | -12 (Automotive)      |      |
|---------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|-----------------------|------------|-----------------------|------|
| Parameter           | Description                                      | Test Conditions                                                                                                                                                  |       | Min.       | Max.                  | Min.       | Max.                  | Unit |
| V <sub>OH</sub>     | Output HIGH Voltage                              | $V_{CC} = Min., I_{OH} = -4.0 \text{ mA}$                                                                                                                        |       | 2.4        |                       | 2.4        |                       | V    |
| V <sub>OL</sub>     | Output LOW Voltage                               | $V_{CC}$ = Min., $I_{OL}$ = 8.0 mA                                                                                                                               |       |            | 0.4                   |            | 0.4                   | V    |
| V <sub>IH</sub> [3] | Input HIGH<br>Voltage                            |                                                                                                                                                                  |       | 2.0        | V <sub>CC</sub> + 0.3 | 2.0        | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub> [3] | Input LOW Voltage                                |                                                                                                                                                                  |       | -0.3       | 0.8                   | -0.3       | 0.8                   | V    |
| I <sub>IX</sub>     | Input Leakage Current                            | $GND \le V_1 \le V_{CC}$                                                                                                                                         |       | -1         | +1                    | <b>–</b> 1 | +1                    | μА   |
| I <sub>OZ</sub>     | Output Leakage<br>Current                        | $GND \leq V_{OUT} \leq V_{CC},  Output  Disabled$                                                                                                                |       | <b>–</b> 1 | +1                    | <b>–</b> 1 | +1                    | μА   |
| I <sub>CC</sub>     | V <sub>CC</sub> Operating                        |                                                                                                                                                                  |       |            | 90                    |            | -                     | mΑ   |
|                     | Supply Current                                   |                                                                                                                                                                  | 83MHz |            | 80                    |            | 95                    | mA   |
|                     |                                                  |                                                                                                                                                                  | 66MHz |            | 70                    |            | 85                    | mA   |
|                     |                                                  |                                                                                                                                                                  | 40MHz |            | 60                    |            | 75                    | mA   |
| I <sub>SB1</sub>    | Automatic CE<br>Power-down<br>Current—TTL Inputs | $\begin{aligned} &\text{Max. } V_{CC}, \overline{CE} \geq V_{IH} \\ &V_{IN} \geq V_{IH} \text{ or } \\ &V_{IN} \leq V_{IL}, f = f_{MAX} \end{aligned}$           |       |            | 20                    |            | 25                    | mA   |
| I <sub>SB2</sub>    | Power-down<br>Current—CMOS Inputs                | $\begin{array}{l} \underline{\text{Max}}. \ V_{CC}, \\ CE \geq V_{CC} - 0.3V, \\ V_{IN} \geq V_{CC} - 0.3V, \\ \text{or } V_{IN} \leq 0.3V, \ f = 0 \end{array}$ |       |            | 10                    |            | 15                    | mA   |

#### Note

<sup>3.</sup> Minimum voltage is–2.0V and  $V_{IH}(max) = V_{CC} + 2V$  for pulse durations of less than 20 ns.



#### Capacitance<sup>[4]</sup>

| Parameter        | ter Description Test Conditions |                                              | Max. | Unit |
|------------------|---------------------------------|----------------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance               | $T_A = 25$ °C, $f = 1$ MHz, $V_{CC} = 3.3$ V | 8    | pF   |
| C <sub>OUT</sub> | I/O Capacitance                 |                                              | 8    | pF   |

#### Thermal Resistance<sup>[4]</sup>

| Parameter       | Description                              | Test Conditions                        | FBGA<br>Package | SOJ<br>Package | TSOP II<br>Package | Unit |
|-----------------|------------------------------------------|----------------------------------------|-----------------|----------------|--------------------|------|
| $\Theta_{JA}$   | Thermal Resistance (Junction to Ambient) | Still Air, soldered on a 3 x 4.5 inch, | 27.89           | 57.91          | 50.66              | °C/W |
| Θ <sub>JC</sub> | Thermal Resistance (Junction to Case)    | four-layer printed circuit<br>board    | 14.74           | 36.73          | 17.17              | °C/W |

#### AC Test Loads and Waveforms<sup>[5]</sup>



#### Notes

- 4. Tested initially and after any design or process changes that may affect these parameters.
- 5. AC characteristics (except High-Z) are tested using the load conditions shown in Figure (a). High-Z characteristics are tested for all speeds using the test load shown in Figure (c).



#### AC Switching Characteristics Over the Operating Range<sup>[6]</sup>

| D                                 | Description.                                  | –10 (In | dustrial) | –12 (Au | tomotive) | 11!1 |
|-----------------------------------|-----------------------------------------------|---------|-----------|---------|-----------|------|
| Parameter                         | Description                                   | Min.    | Max.      | Min.    | Max.      | Unit |
| Read Cycle                        |                                               |         |           | •       |           |      |
| t <sub>power</sub> <sup>[7]</sup> | V <sub>CC</sub> (typical) to the first access | 100     |           | 100     |           | μS   |
| t <sub>RC</sub>                   | Read Cycle Time                               | 10      |           | 12      |           | ns   |
| t <sub>AA</sub>                   | Address to Data Valid                         |         | 10        |         | 12        | ns   |
| t <sub>OHA</sub>                  | Data Hold from Address Change                 | 3       |           | 3       |           | ns   |
| t <sub>ACE</sub>                  | CE LOW to Data Valid                          |         | 10        |         | 12        | ns   |
| t <sub>DOE</sub>                  | OE LOW to Data Valid                          |         | 5         |         | 6         | ns   |
| t <sub>LZOE</sub>                 | OE LOW to Low-Z                               | 0       |           | 0       |           | ns   |
| t <sub>HZOE</sub>                 | OE HIGH to High-Z <sup>[8, 9]</sup>           |         | 5         |         | 6         | ns   |
| t <sub>LZCE</sub>                 | CE LOW to Low-Z <sup>[9]</sup>                | 3       |           | 3       |           | ns   |
| t <sub>HZCE</sub>                 | CE HIGH to High-Z <sup>[8, 9]</sup>           |         | 5         |         | 6         | ns   |
| t <sub>PU</sub>                   | CE LOW to Power-Up                            | 0       |           | 0       |           | ns   |
| t <sub>PD</sub>                   | CE HIGH to Power-Down                         |         | 10        |         | 12        | ns   |
| t <sub>DBE</sub>                  | Byte Enable to Data Valid                     |         | 5         |         | 6         | ns   |
| t <sub>LZBE</sub>                 | Byte Enable to Low-Z                          | 0       |           | 0       |           | ns   |
| t <sub>HZBE</sub>                 | Byte Disable to High-Z                        |         | 6         |         | 6         | ns   |

#### Notes

<sup>6.</sup> Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified  $I_{OL}/I_{OH}$  and 30-pF load capacitance.

7.  $I_{POWER}$  gives the minimum amount of time that the power supply should be at typical  $V_{CC}$  values until the first memory access can be performed.

8.  $I_{HZOE}$ ,  $I_{HZCE}$ ,  $I_{HZCE}$ , and  $I_{HZWE}$  are specified with a load capacitance of 5 pF as in part (c) of AC Test Loads. Transition is measured when the outputs enter a high impedance state.

<sup>3.</sup> At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, t<sub>HZDE</sub> is less than t<sub>LZBE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.



### **AC Switching Characteristics** Over the Operating Range<sup>[6]</sup>(continued)

| Parameter                       | Decemention                        | –10 (In | dustrial) | -12 (Aut | tomotive) | l lmit |
|---------------------------------|------------------------------------|---------|-----------|----------|-----------|--------|
|                                 | Description                        | Min.    | Max.      | Min.     | Max.      | Unit   |
| Write Cycle <sup>[10, 11]</sup> | •                                  | •       | •         |          |           |        |
| t <sub>WC</sub>                 | Write Cycle Time                   | 10      |           | 12       |           | ns     |
| t <sub>SCE</sub>                | CE LOW to Write End                | 7       |           | 8        |           | ns     |
| t <sub>AW</sub>                 | Address Set-Up to Write End        | 7       |           | 8        |           | ns     |
| t <sub>HA</sub>                 | Address Hold from Write End        | 0       |           | 0        |           | ns     |
| t <sub>SA</sub>                 | Address Set-Up to Write Start      | 0       |           | 0        |           | ns     |
| t <sub>PWE</sub>                | WE Pulse Width                     | 7       |           | 8        |           | ns     |
| t <sub>SD</sub>                 | Data Set-Up to Write End           | 5       |           | 6        |           | ns     |
| t <sub>HD</sub>                 | Data Hold from Write End           | 0       |           | 0        |           | ns     |
| t <sub>LZWE</sub>               | WE HIGH to Low-Z <sup>[9]</sup>    | 3       |           | 3        |           | ns     |
| t <sub>HZWE</sub>               | WE LOW to High-Z <sup>[8, 9]</sup> |         | 5         |          | 6         | ns     |
| t <sub>BW</sub>                 | Byte Enable to End of Write        | 7       |           | 8        |           | ns     |

#### Data Retention Characteristics Over the Operating Range

| Parameter                       | Description                          | Conditions <sup>[12]</sup>                                                        | Min.  | Max.            | Unit |    |
|---------------------------------|--------------------------------------|-----------------------------------------------------------------------------------|-------|-----------------|------|----|
| $V_{DR}$                        | V <sub>CC</sub> for Data Retention   |                                                                                   |       | 2.0             |      | V  |
| I <sub>CCDR</sub>               | Data Retention Current               | $\frac{V_{CC} = V_{DR} = 2.0V,}{CE \ge V_{CC} - 0.3V,}$                           | Ind'l |                 | 10   | mA |
|                                 |                                      | $CE \ge V_{CC} - 0.3V,$<br>$V_{IN} \ge V_{CC} - 0.3V \text{ or } V_{IN} \le 0.3V$ | Auto  |                 | 15   | mA |
| t <sub>CDR</sub> <sup>[4]</sup> | Chip Deselect to Data Retention Time |                                                                                   |       | 0               |      | ns |
| t <sub>R</sub> <sup>[13]</sup>  | Operation Recovery Time              |                                                                                   |       | t <sub>RC</sub> |      | ns |

#### **Data Retention Waveform**



<sup>10.</sup> The internal Write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a Write, and the transition of either of these signals can terminate the Write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the Write.
11. The minimum Write cycle time for Write Cycle No. 4 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.
12. No input may exceed V<sub>CC</sub> + 0.3V.
13. Full device expectation required linear Very type of the signal that terminates the Write.

<sup>13.</sup> Full device operation requires linear  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC(min.)} \ge 50 \,\mu s$  or stable at  $V_{CC(min.)} \ge 50 \,\mu s$ 



#### **Switching Waveforms**

**Read Cycle No. 1**<sup>[14, 15]</sup>



Read Cycle No. 2 (OE Controlled)[15, 16]



<sup>14. &</sup>lt;u>Device</u> is continuously selected. <u>OE</u>, <u>CE</u>, <u>BHE</u> and/or <u>BHE</u> = V<sub>IL</sub>.

15. <u>WE</u> is HIGH for Read cycle.

16. Address valid prior to or coincident with <u>CE</u> transition LOW.



## Switching Waveforms (continued)

Write Cycle No. 1 (CE Controlled)[17, 18]



Notes

17. Data I/O is high-impedance if  $\overline{OE}$  or  $\overline{BHE}$  and/or  $\overline{BLE} = V_{IH}$ .

18. If  $\overline{CE}$  goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state.



## Switching Waveforms (continued)

## Write Cycle No. 2 (BLE or BHE Controlled)



## Write Cycle No. 3 (WE Controlled, OE HIGH During Write)[17, 18]



#### Note

<sup>19.</sup> During this period the I/Os are in the output state and input signals should not be applied.



## Switching Waveforms (continued)

## Write Cycle No. 4 (WE Controlled, OE LOW)



#### **Truth Table**

| CE | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | Mode                       | Power                      |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------|
| Н  | Х  | Х  | Х   | Х   | High-Z                             | High-Z                              | Power-down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | L   | L   | Data Out                           | Data Out                            | Read All Bits              | Active (I <sub>CC</sub> )  |
| L  | L  | Н  | L   | Н   | Data Out                           | High-Z                              | Read Lower Bits Only       | Active (I <sub>CC</sub> )  |
| L  | L  | Н  | Н   | L   | High-Z                             | Data Out                            | Read Upper Bits Only       | Active (I <sub>CC</sub> )  |
| L  | Χ  | L  | L   | L   | Data In                            | Data In                             | Write All Bits             | Active (I <sub>CC</sub> )  |
| L  | Χ  | L  | L   | Н   | Data In                            | High-Z                              | Write Lower Bits Only      | Active (I <sub>CC</sub> )  |
| L  | Χ  | L  | Н   | L   | High-Z                             | Data In                             | Write Upper Bits Only      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Х   | Х   | High-Z                             | High-Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

## **Ordering Information**

| Speed<br>(ns) | Ordering Code       | Package<br>Diagram | Package Type                           | Operating Range |
|---------------|---------------------|--------------------|----------------------------------------|-----------------|
| 10            | CY7C1041DV33-10BVI  | 51-85150           | 48-ball VFBGA                          | Industrial      |
|               | CY7C1041DV33-10BVXI | 1                  | 48-ball VFBGA (Pb-Free)                |                 |
|               | CY7C1041DV33-10VXI  | 51-85082           | 44-lead (400-mil) Molded SOJ (Pb-Free) |                 |
|               | CY7C1041DV33-10ZSXI | 51-85087           | 44-pin TSOP II (Pb-Free)               |                 |

Document #: 38-05473 Rev. \*D



## **Ordering Information**

| Speed<br>(ns) | Ordering Code       | Package<br>Diagram | Package Type                           | Operating<br>Range |
|---------------|---------------------|--------------------|----------------------------------------|--------------------|
| 12            | CY7C1041DV33-12BVXE | 51-85150           | 48-ball VFBGA (Pb-Free)                | Automotive         |
|               | CY7C1041DV33-12VXE  | 51-85082           | 44-lead (400-mil) Molded SOJ (Pb-Free) |                    |
|               | CY7C1041DV33-12ZSXE | 51-85087           | 44-pin TSOP II (Pb-Free)               |                    |

Please contact your local Cypress sales representative for availability of these parts

## **Package Diagrams**

Figure 1. 48-Ball VFBGA (6 x 8 x 1 mm) (51-85150)





#### Package Diagrams(continued)

## Figure 2. 44-lead (400-mil) Molded SOJ (51-85082)





#### Package Diagrams(continued)

#### Figure 3. 44-pin TSOP II (51-85087)



All products and company names mentioned in this document may be the trademarks of their respective holders.



## **Document History Page**

| REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------|---------|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 201560  | See ECN    | SWI                | Advance Data sheet for C9 IPP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *A   | 233729  | See ECN    | RKF                | 1.AC, DC parameters are modified as per EROS(Spec # 01-2165) 2.Pb-free offering in the 'Ordering information'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *B   | 351117  | See ECN    | PCI                | Changed from Advance to Preliminary Removed 15 and 20 ns Speed bin Corrected DC voltage (min) value in maximum ratings section from - 0.5 to - 0.3V Redefined I <sub>CC</sub> values for Com'l and Ind'l temperature ranges I <sub>CC</sub> (Com'l): Changed from 100, 80 and 67 mA to 90, 80 and 75 mA for 8, 10 and 12ns speed bins respectively I <sub>CC</sub> (Ind'l): Changed from 80 and 67 mA to 90 and 85 mA for 10 and 12ns speed bins respectively Added Static Discharge Voltage and latch-up current spec Added V <sub>IH(max)</sub> spec in Note# 2 Changed Note# 4 on AC Test Loads Changed reference voltage level for measurement of Hi-Z parameters from ±500 mV to ±200 mV Added Data Retention Characteristics/Waveform and footnote # 11, 12 Added Write Cycle (WE Controlled, OE HIGH During Write) Timing Diagram Changed Package Diagram name from 44-pin TSOP II Z44 to 44-pin TSOP II Z544 and from 44-lead (400-mil) Molded SOJ V44 Changed part names from Z to ZS in the Ordering Information Table Added 8 ns Product Information Added Lead-Free Ordering Information Shaded Ordering Information Table |
| *C   | 446328  | See ECN    | NXR                | Converted from Preliminary to Final Removed -8 speed bin Removed Commercial Operating Range product information Included Automotive Operating Range product information Updated Thermal Resistance table Updated footnote #8 on High-Z parameter measurement Updated the ordering information and replaced Package Name column with Package Diagram in the Ordering Information Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *D   | 480177  | See ECN    | VKN                | Added -10BVI product ordering code in the Ordering Information table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |