February 2008 # MM74HC164 8-Bit Serial-in/Parallel-out Shift Register #### **Features** - Typical operating frequency: 50MHz - Typical propagation delay: 19ns (clock to Q) - Wide operating supply voltage range: 2V to 6V - Low input current: 1µA maximum - Low quiescent supply current: 80µA maximum (74HC Series) - Fanout of 10 LS-TTL loads ## **General Description** The MM74HC164 utilizes advanced silicon-gate CMOS technology. It has the high noise immunity and low consumption of standard CMOS integrated circuits. It also offers speeds comparable to low power Schottky devices. This 8-bit shift register has gated serial inputs and CLEAR. Each register bit is a D-type master/slave flip-flop. Inputs A & B permit complete control over the incoming data. A LOW at either or both inputs inhibits entry of new data and resets the first flip-flop to the low level at the next clock pulse. A high level on one input enables the other input which will then determine the state of the first flip-flop. Data at the serial inputs may be changed while the clock is HIGH or LOW, but only information meeting the setup and hold time requirements will be entered. Data is serially shifted in and out of the 8-bit register during the positive going transition of the clock pulse. Clear is independent of the clock and accomplished by a low level at the CLEAR input. The 74HC logic family is functionally as well as pin-out compatible with the standard 74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{\rm CC}$ and ground. # **Ordering Information** | _ | | | |--------------|-------------------|------------------------------------------------------------------------------| | Order Number | Package<br>Number | Package Description | | MM74HC164M | M14A | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | MM74HC164MTC | MTC14 | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | MM74HC164N | N14A | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering number. All packages are lead free per JEDEC: J-STD-020B standard. # **Connection Diagram** **Top View** ## **Truth Table** | | Inputs | | Outputs | | | |-------|--------|---|---------|-----------------|---------------------------------| | Clear | Clock | Α | В | $Q_A$ | Q <sub>B</sub> Q <sub>H</sub> | | L | Х | Х | Х | L | L L | | Н | L | Х | Х | Q <sub>AO</sub> | Q <sub>BO</sub> Q <sub>HO</sub> | | Н | 1 | Н | Н | Н | Q <sub>An</sub> Q <sub>Gn</sub> | | Н | 1 | L | Х | L | Q <sub>A</sub> Q <sub>Gn</sub> | | Н | 1 | Х | L | L | Q <sub>An</sub> Q <sub>Gn</sub> | H = HIGH Level (steady state) L = LOW Level (steady state) X = Irrelevant (any input, including transitions) ↑ = Transition from LOW-to-HIGH level. $Q_{AO}$ , $Q_{BO}$ , $Q_{HO}$ = the level of $Q_A$ , $Q_B$ , or $Q_H$ , respectively, before the indicated steady state input conditions were established. ${\sf Q}_{\sf An},\,{\sf Q}_{\sf Gn}=$ The level of ${\sf Q}_{\sf A}$ or ${\sf Q}_{\sf G}$ before the most recent $\uparrow$ transition of the clock; indicated a one-bit shift. # **Logic Diagram** # Absolute Maximum Ratings<sup>(1)</sup> Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | Rating | |-----------------------------------|--------------------------------------------|-------------------------------| | V <sub>CC</sub> | Supply Voltage | -0.5 to +7.0V | | V <sub>IN</sub> | DC Input Voltage | –1.5 to V <sub>CC</sub> +1.5V | | V <sub>OUT</sub> | DC Output Voltage | –0.5 to V <sub>CC</sub> +0.5V | | I <sub>IK</sub> , I <sub>OK</sub> | Clamp Diode Current | ±20mA | | I <sub>OUT</sub> | DC Output Current, per pin | ±25mA | | I <sub>CC</sub> | DC V <sub>CC</sub> or GND Current, per pin | ±50mA | | T <sub>STG</sub> | Storage Temperature Range | −65°C to +150°C | | P <sub>D</sub> | Power Dissipation Note 2 | 600mW | | | S.O. Package only | 500mW | | T <sub>L</sub> | Lead Temperature (Soldering 10 seconds) | 260°C | #### Notes: - 1. Unless otherwise specified all voltages are referenced to ground. - 2. Power Dissipation temperature derating plastic "N" package: -12mW/°C from 65°C to 85°C. # **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | Min. | Max. | Units | |------------------------------------|------------------------------------------|------|-----------------|-------| | V <sub>CC</sub> | Supply Voltage | 2 | 6 | V | | V <sub>IN</sub> , V <sub>OUT</sub> | DC Input or Output Voltage | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature Range | -40 | +85 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Times $V_{CC} = 2.0V$ | | 1000 | ns | | | V <sub>CC</sub> = 4.5V | | 500 | ns | | | $V_{CC} = 6.0V$ | | 400 | ns | # DC Electrical Characteristics<sup>(3)</sup> | | | | | <b>T</b> <sub>A</sub> = | 25°C | T <sub>A</sub> =-40°C<br>to 85°C | T <sub>A</sub> = -55°C<br>to 125°C | | |-----------------|-------------------------------------|---------------------|------------------------------------------------------------------------|-------------------------|------|----------------------------------|------------------------------------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Conditions | Тур. | | Guaranteed | Limits | Units | | V <sub>IH</sub> | Minimum HIGH Level | 2.0 | | | 1.5 | 1.5 | 1.5 | V | | | Input Voltage | 4.5 | | | 3.15 | 3.15 | 3.15 | | | | | 6.0 | | | 4.2 | 4.2 | 4.2 | | | V <sub>IL</sub> | Maximum LOW Level | 2.0 | | | 0.5 | 0.5 | 0.5 | V | | | Input Voltage | 4.5 | | | 1.35 | 1.35 | 1.35 | | | | | 6.0 | | | 1.8 | 1.8 | 1.8 | | | V <sub>OH</sub> | Minimum HIGH Level | 2.0 | $V_{IN} = V_{IH}$ or $V_{IL}$ , | 2.0 | 1.9 | 1.9 | 1.9 | V | | | Output Voltage | 4.5 | I <sub>OUT</sub> ≤ 20μA | 4.5 | 4.4 | 4.4 | 4.4 | | | | | 6.0 | | 6.0 | 5.9 | 5.9 | 5.9 | | | | | 4.5 | $V_{IN} = V_{IH} \text{ or } V_{IL},$<br>$ I_{OUT} \le 4.0 \text{mA}$ | 4.2 | 3.98 | 3.84 | 3.7 | | | | | 6.0 | $V_{IN} = V_{IH} \text{ or } V_{IL},$<br>$ I_{OUT} \le 5.2 \text{mA}$ | 5.7 | 5.48 | 5.34 | 5.2 | | | V <sub>OL</sub> | | | $V_{IN} = V_{IH}$ or $V_{IL}$ , | 0 | 0.1 | 0.1 | 0.1 | V | | | Output Voltage | 4.5 | I <sub>OUT</sub> ≤ 20µA | 0 | 0.1 | 0.1 | 0.1 | | | | | 6.0 | | 0 | 0.1 | 0.1 | 0.1 | | | | | 4.5 | $V_{IN} = V_{IH} \text{ or } V_{IL},$<br>$ I_{OUT} \le 4.0 \text{mA}$ | 0.2 | 0.26 | 0.33 | 0.4 | | | | | 6.0 | $V_{IN} = V_{IH} \text{ or } V_{IL},$<br>$ I_{OUT} \le 5.2 \text{mA}$ | 0.2 | 0.26 | 0.33 | 0.4 | | | I <sub>IN</sub> | Maximum Input<br>Current | 6.0 | $V_{IN} = V_{CC}$ or GND | | ±0.1 | ±1.0 | ±1.0 | μA | | I <sub>CC</sub> | Maximum Quiescent<br>Supply Current | 6.0 | $V_{IN} = V_{CC}$ or GND,<br>$I_{OUT} = 0\mu A$ | | 8.0 | 80 | 160 | μA | #### Note: 3. For a power supply of 5V $\pm 10\%$ the worst case output voltages (V<sub>OH</sub>, and V<sub>OL</sub>) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case V<sub>IH</sub> and V<sub>IL</sub> occur at V<sub>CC</sub> = 5.5V and 4.5V respectively. (The V<sub>IH</sub> value at 5.5V is 3.85V.) The worst case leakage current (I<sub>IN</sub>, I<sub>CC</sub>, and I<sub>OZ</sub>) occur for CMOS at the higher voltage and so the 6.0V values should be used. ## **AC Electrical Characteristics** $V_{CC} = 5V$ , $T_A = 25$ °C, $C_L = 15$ pF, $t_r = t_f = 6$ ns | Symbol | Parameter | Conditions | Тур. | Guaranteed<br>Limit | Units | |-------------------------------------|--------------------------------------------|------------|------|---------------------|-------| | f <sub>MAX</sub> | Maximum Operating Frequency | | | 30 | MHz | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay, Clock to Output | | 19 | 30 | ns | | t <sub>PHL</sub> | Maximum Propagation Delay, Clear to Output | | 23 | 35 | ns | | t <sub>REM</sub> | Minimum Removal Time, Clear to Clock | | -2 | 0 | ns | | t <sub>S</sub> | Minimum Setup Time, Data to Clock | | 12 | 20 | ns | | t <sub>H</sub> | Minimum Hold Time, Clock to Data | | 1 | 5 | ns | | t <sub>W</sub> | Minimum Pulse Width, Clear or Clock | | 10 | 16 | ns | # **AC Electrical Characteristics** $C_L = 50 pF$ , $t_r = t_f = 6 ns$ (unless otherwise specified) | | | | | <b>T</b> <sub>A</sub> = | 25°C | T <sub>A</sub> =-40°C<br>to 85°C | T <sub>A</sub> = -55°C<br>to 125°C | | |-------------------------------------|-------------------------------------------------|---------------------|---------------|-------------------------|------|----------------------------------|------------------------------------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Conditions | Тур. | | Guaranteed | Limits | Units | | f <sub>MAX</sub> | Maximum Operating | 2.0 | | | 5 | 4 | 3 | MHz | | | Frequency | 4.5 | | | 27 | 21 | 18 | | | | | 6.0 | | | 31 | 24 | 20 | | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation | 2.0 | | 115 | 175 | 218 | 254 | ns | | | Delay, Clock to Output | 4.5 | | 13 | 35 | 44 | 51 | | | | | 6.0 | | 20 | 30 | 38 | 44 | | | t <sub>PHL</sub> | Maximum Propagation | 2.0 | | 140 | 205 | 256 | 297 | ns | | | Delay, Clear to Output | 4.5 | | 28 | 41 | 51 | 59 | | | | | 6.0 | | 24 | 35 | 44 | 51 | | | t <sub>REM</sub> | Minimum Removal | 2.0 | | -7 | 0 | 0 | 0 | ns | | | Time, Clear to Clock | 4.5 | | -3 | 0 | 0 | 0 | | | | | 6.0 | | -2 | 0 | 0 | 0 | | | t <sub>S</sub> | t <sub>S</sub> Minimum Setup Time, | 2.0 | | 25 | 100 | 125 | 150 | ns | | | Data to Clock | 4.5 | | 14 | 20 | 25 | 30 | | | | | 6.0 | | 12 | 17 | 21 | 25 | | | t <sub>H</sub> | Minimum Hold Time, | 2.0 | | -2 | 5 | 5 | 5 | ns | | | Clock to Data | 4.5 | | 0 | 5 | 5 | 5 | | | | | 6.0 | | 1 | 5 | 5 | 5 | | | t <sub>W</sub> | Minimum Pulse Width | 2.0 | | 22 | 80 | 100 | 120 | ns | | | Clear or Clock | 4.5 | | 11 | 16 | 20 | 24 | | | | | 6.0 | | 10 | 14 | 18 | 20 | | | t <sub>THL</sub> , t <sub>TLH</sub> | Maximum Output | 2.0 | | | 75 | 95 | 110 | ns | | | Rise and Fall Time | 4.5 | | | 15 | 19 | 22 | | | | | 6.0 | | | 13 | 16 | 19 | | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input | 2.0 | | | 1000 | 1000 | 1000 | ns | | | Rise and Fall Time | 4.5 | | | 500 | 500 | 500 | | | | | 6.0 | | | 400 | 400 | 400 | | | C <sub>PD</sub> | Power Dissipation<br>Capacitance <sup>(4)</sup> | 5.0 | (per package) | 150 | | | | pF | | C <sub>IN</sub> | Maximum Input<br>Capacitance | | | 5 | 10 | 10 | 10 | pF | #### Note: 4. $C_{PD}$ determines the no load dynamic power consumption, $P_D = C_{PD} \ V_{CC}^2 \ f + I_{CC} \ V_{CC}$ , and the no load dynamic current consumption, $I_S = C_{PD} \ V_{CC} \ f + I_{CC}$ . # **Physical Dimensions** DETAIL A - A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AB, ISSUE C, - B) ALL DIMENSIONS ARE IN MILLIMETERS. - C) DIMENSIONS DO NOT INCLUDE MOLD FLASH OR BURRS. - D) LANDPATTERN STANDARD: SOIC127P600X145-14M - E) DRAWING CONFORMS TO ASME Y14.5M-1994 - F) DRAWING FILE NAME: M14AREV13 Figure 1. 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ #### Physical Dimensions (Continued) 5.0±0.1 -A-0.65 0.43 TYP 6.4 4.4±0.1 -B-1.65 3.2 □ 0.2 C B A PIN #1 IDENT. 6.10 0.45LAND PATTERN RECOMMENDATION SEE DETAIL A ALL LEAD TIPS 0.90+0.15 1.2 MAX □ 0.1 C 0.09-0.20 -C-0.10±0.05 0.65 0.19 - 0.30⊕ |0.13\( \omega \ \omega \ \omega \ \omega \ \omega \ \omega \omega \ \omeg 12.00°TOP & BOTTOM R0.09 min GAGE PLANE 0.25 0°-8° NOTES: 0.6±0.1 A. CONFORMS TO JEDEC REGISTRATION MO-153, SEATING PLANE R0.09min VARIATION AB, REF NOTE 6 1 00 **B. DIMENSIONS ARE IN MILLIMETERS DETAIL A** - C. DIMENSIONS ARE IN MILLIMETERS C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS - D. DIMENSIONING AND TOLERANCES PER ANSI Y14.5M, 1982 - E. LANDPATTERN STANDARD: SOP65P640X110-14M - F. DRAWING FILE NAME: MTC14REV6 Figure 2. 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a> # Physical Dimensions (Continued) NOTES: UNLESS OTHERWISE SPECIFIED THIS PACKAGE CONFORMS TO - A) JEDEC MS-001 VARIATION BA - B) ALL DIMENSIONS ARE IN MILLIMETERS. DIMENSIONS ARE EXCLUSIVE OF BURRS. - C) MOLD FLASH, AND TIE BAR EXTRUSIONS. - D) DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994 - E) DRAWING FILE NAME: MKT-N14AREV7 Figure 3. 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ #### **TRADEMARKS** The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. Build it Now™ CorePLUS™ $CROSSVOLT^{\text{TM}}$ **CTL™** Current Transfer Logic™ EcoSPARK® EZSWITCH™ \* Fairchild<sup>®</sup> Fairchild Semiconductor® FACT Quiet Series™ FACT<sup>®</sup> $\mathsf{FAST}^{\mathbb{R}}$ FastvCore™ FlashWriter® 3 FPS™ FRFET® Global Power Resource<sup>™</sup> Green FPS™ Green FPS™e-Series™ GTO™ i-Lo™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MillerDrive™ Motion-SPM™ OPTOLOGIC® MicroPak™ OPTOPLANAR® PDP-SPM™ Power220® POWEREDGE® Power-SPM™ PowerTrench<sup>®</sup> Programmable Active Droop™ QS™ QT Optoelectronics™ Quiet Series™ RapidConfigure™ SMART START™ SPM<sup>®</sup> STEALTH™ SuperFET™ SuperSOT™3 SuperSOT™6 SuperSOT™8 franchise TinyBoost™ TinyBuck™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ μSerDes™ UHC® SupreMOS™ The Power Franchise® SyncFET™ SYSTEM ® GENERAL puwer Ultra FRFET™ UniFET™ VCX™ #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only. | Rev. I33 <sup>\*</sup> EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor. # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: Fairchild Semiconductor: MM74HC164MTC MM74HC164M MM74HC164MX MM74HC164MTCX