

# Low Power, 4 MHz GBW, Rail-to-Rail Input-Output Operational Amplifier in SOT-23 Package

Check for Samples: LM7301

#### **FEATURES**

- At V<sub>S</sub> = 5V (Typ Unless Otherwise Noted)
- Tiny 5-Pin SOT-23 Package Saves Space
- Greater than Rail-to-Rail Input CMVR -0.25V to 5.25V
- Rail-to-Rail Output Swing 0.07V to 4.93V
- Wide Gain-Bandwidth 4 MHz
- Low Supply Current 0.60 mA
- Wide Supply Range 1.8V to 32V
- High PSRR 104 dB
- High CMRR 93 dB
- Excellent Gain 97 dB

#### **APPLICATIONS**

- Portable Instrumentation
- Signal Conditioning Amplifiers/ADC Buffers
- Active Filters
- Modems
- PCMCIA Cards

#### **Connection Diagrams**



Figure 1. 8-Pin SOIC (Top View) See Package Number D

#### DESCRIPTION

The LM7301 provides high performance in a wide range of applications. The LM7301 offers greater than rail-to-rail input range, full rail-to-rail output swing, large capacitive load driving ability and low distortion.

With only 0.6 mA supply current, the 4 MHz gainbandwidth of this device supports new portable applications where higher power devices unacceptably drain battery life.

The LM7301 can be driven by voltages that exceed both power supply rails, thus eliminating concerns over exceeding the common-mode voltage range. The rail-to-rail output swing capability provides the maximum possible dynamic range at the output. This is particularly important when operating on low supply voltages.

Operating on supplies of 1.8V-32V, the LM7301 is excellent for a very wide range of applications in low power systems.

Placing the amplifier right at the signal source reduces board size and simplifies signal routing. The LM7301 fits easily on low profile PCMCIA cards.



Figure 2. 5-Pin SOT-23 (Top View) See Package Number DBV

ATA.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.







Figure 4.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **Absolute Maximum Ratings**(1)(2)

|                                                   |                          | Value                      | Unit |
|---------------------------------------------------|--------------------------|----------------------------|------|
| ESD Tolerance <sup>(3)</sup>                      | Human Body Model         | 2500                       | V    |
| Differential Input Voltage                        |                          | 15                         | V    |
| Voltage at Input/Output Pin                       |                          | $(V^+) + 0.3V, (V^-) -0.3$ | V    |
| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) |                          | 35                         | V    |
| Current at Input Pin                              |                          | ±10                        | mA   |
| Current at Output Pin (4)                         |                          | ±20                        | mA   |
| Current at Power Supply Pin                       |                          | 25                         | mA   |
| Soldering Information: http://www.ti.com/lit/     | an/snoa549c/snoa549c.pdf |                            |      |
| Storage Temperature Range                         |                          | −65°C to +150              | °C   |
| Junction Temperature <sup>(5)</sup>               |                          | 150                        | °C   |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) Human Body Model, applicable std. MIL-STD-883, Method 3015.7.
- (4) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.
- (5) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board.

## Operating Ratings<sup>(1)</sup>

|                                                              |              | Value                     | Unit |
|--------------------------------------------------------------|--------------|---------------------------|------|
| Supply Voltage                                               |              | 1.8 ≤ V <sub>S</sub> ≤ 32 | V    |
| Operating Temperature Range <sup>(2)</sup>                   |              | -40 to +85                | °C   |
| Package Thermal Resistance (θ <sub>JA</sub> ) <sup>(2)</sup> | 5-Pin SOT-23 | 325                       | °C/W |
|                                                              | 8-Pin SOIC   | 165                       | °C/W |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.
- (2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board.



### 5.0V DC Electrical Characteristics(1)

Unless otherwise specified, all limits guaranteed for  $T_A = 25$ °C,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1M\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

|                   |                                    |                                                   | LM7         | 7301                |             |
|-------------------|------------------------------------|---------------------------------------------------|-------------|---------------------|-------------|
| Symbol            | Parameter                          | Conditions                                        | Typ (2)     | Limit<br>(3)        | Units       |
| V <sub>OS</sub>   | Input Offset Voltage               |                                                   | 0.03        | 6<br><b>8</b>       | mV<br>max   |
| TCV <sub>OS</sub> | Input Offset Voltage Average Drift |                                                   | 2           |                     | μV/°C       |
| $I_{B}$           | Input Bias Current                 | $V_{CM} = 0V$                                     | 90          | 200<br><b>250</b>   | nA<br>max   |
|                   |                                    | V <sub>CM</sub> = 5V                              | -40         | -75<br><b>-85</b>   | nA<br>min   |
| los               | Input Offset Current               | V <sub>CM</sub> = 0V                              | 0.7         | 70<br><b>80</b>     | nA<br>max   |
|                   |                                    | V <sub>CM</sub> = 5V                              | 0.7         | 55<br><b>65</b>     |             |
| R <sub>IN</sub>   | Input Resistance, CM               | $0V \le V_{CM} \le 5V$                            | 39          |                     | ΜΩ          |
| CMRR              | Common Mode Rejection Ratio        | 0V ≤ V <sub>CM</sub> ≤ 5V                         | 88          | 70<br><b>67</b>     | dB<br>min   |
|                   |                                    | $0V \le V_{CM} \le 3.5V$                          | 93          |                     |             |
| PSRR              | Power Supply Rejection Ratio       | 2.2V ≤ V <sup>+</sup> ≤ 30V                       | 104         | 87<br><b>84</b>     |             |
| V <sub>CM</sub>   | Input Common-Mode Voltage Range    | CMRR ≥ 65 dB                                      | 5.1<br>-0.1 |                     | V<br>V      |
| A <sub>V</sub>    | Large Signal Voltage Gain          | $R_{L} = 10 \text{ k}\Omega$ $V_{O} = 4.0 V_{PP}$ | 71          | 14<br><b>10</b>     | V/mV<br>min |
| Vo                | Output Swing                       | $R_L = 10 \text{ k}\Omega$                        | 0.07        | 0.12<br><b>0.15</b> | V<br>max    |
|                   |                                    |                                                   | 4.93        | 4.88<br><b>4.85</b> | V<br>min    |
|                   |                                    | $R_L = 2 k\Omega$                                 | 0.14        | 0.20<br><b>0.22</b> | V<br>max    |
|                   |                                    |                                                   | 4.87        | 4.80<br><b>4.78</b> | V<br>min    |
| I <sub>SC</sub>   | Output Short Circuit Current       | Sourcing                                          | 11.0        | 8.0<br><b>5.5</b>   | mA<br>min   |
|                   |                                    | Sinking                                           | 9.5         | 6.0<br><b>5.0</b>   | mA<br>min   |
| Is                | Supply Current                     |                                                   | 0.60        | 1.10<br><b>1.24</b> | mA<br>max   |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the devices such that  $T_J = T_A$ . No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J > T_A$ .

Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary

over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.

All limits are guaranteed by testing or statistical analysis.



### AC Electrical Characteristics(1)

 $T_A = 25$ °C,  $V^+ = 2.2$ V to 30V,  $V^- = 0$ V,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$ M $\Omega$  to  $V^+/2$ 

| Symbol         | Parameter                    | Conditions                                 | Typ (2) | Units              |
|----------------|------------------------------|--------------------------------------------|---------|--------------------|
| SR             | Slew Rate                    | ±4V Step @ V <sub>S</sub> ±6V              | 1.25    | V/µs               |
| GBW            | Gain-Bandwidth Product       | $f = 100 \text{ kHz}, R_L = 10 \text{ k}Ω$ | 4       | MHz                |
| e <sub>n</sub> | Input-Referred Voltage Noise | f = 1 kHz                                  | 36      | nV/√ <del>Hz</del> |
| i <sub>n</sub> | Input-Referred Current Noise | f = 1 kHz                                  | 0.24    | pA/√ <del>Hz</del> |
| T.H.D.         | Total Harmonic Distortion    | f = 10 kHz                                 | 0.006   | %                  |

- Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the devices such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J > T_A$ .
- Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.

## 2.2V DC Electrical Characteristics<sup>(1)</sup>

Unless otherwise specified, all limits guaranteed for  $T_A = 25^{\circ}C$ ,  $V^+ = 2.2V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1M\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

|                   |                                    |                                              | LM7         |                     |             |
|-------------------|------------------------------------|----------------------------------------------|-------------|---------------------|-------------|
| Symbol            | Parameter                          | Conditions                                   | Typ (2)     | Limit<br>(3)        | Units       |
| V <sub>OS</sub>   | Input Offset Voltage               |                                              | 0.04        | 6<br><b>8</b>       | mV max      |
| TCV <sub>OS</sub> | Input Offset Voltage Average Drift |                                              | 2           |                     | μV/°C       |
| I <sub>B</sub>    | Input Bias Current                 | V <sub>CM</sub> = 0V                         | 89          | 200<br><b>250</b>   | nA<br>max   |
|                   |                                    | V <sub>CM</sub> = 2.2V                       | -35         | -75<br><b>-85</b>   | nA<br>min   |
| I <sub>OS</sub>   | Input Offset Current               | V <sub>CM</sub> = 0V                         | 0.8         | 70<br><b>80</b>     | nA<br>max   |
|                   |                                    | V <sub>CM</sub> = 2.2V                       | 0.4         | 55<br><b>65</b>     |             |
| R <sub>IN</sub>   | Input Resistance                   | $0V \le V_{CM} \le 2.2V$                     | 18          |                     | МΩ          |
| CMRR              | Common Mode Rejection Ratio        | 0V ≤ V <sub>CM</sub> ≤ 2.2V                  | 82          | 60<br><b>56</b>     | dB<br>min   |
| PSRR              | Power Supply Rejection Ratio       | 2.2V ≤ V <sup>+</sup> ≤ 30V                  | 104         | 87<br><b>84</b>     |             |
| V <sub>CM</sub>   | Input Common-Mode Voltage Range    | CMRR > 60 dB                                 | 2.3<br>-0.1 |                     | V           |
| A <sub>V</sub>    | Large Signal Voltage Gain          | $R_L = 10 \text{ k}\Omega$ $V_O = 1.6V_{PP}$ | 46          | 6.5<br><b>5.4</b>   | V/mV<br>min |
| Vo                | Output Swing                       | $R_L = 10 \text{ k}\Omega$                   | 0.05        | 0.08<br><b>0.10</b> | V<br>max    |
|                   |                                    |                                              | 2.15        | 2.10<br><b>2.00</b> | V<br>min    |
|                   |                                    | $R_L = 2 k\Omega$                            | 0.09        | 0.13<br><b>0.14</b> | V<br>max    |
|                   |                                    |                                              | 2.10        | 2.07<br><b>2.00</b> | V<br>min    |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the devices such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J > T_A$ .

Submit Documentation Feedback

Copyright © 1999-2013, Texas Instruments Incorporated

Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.

All limits are guaranteed by testing or statistical analysis.



## 2.2V DC Electrical Characteristics<sup>(1)</sup> (continued)

Unless otherwise specified, all limits guaranteed for  $T_A = 25^{\circ}C$ ,  $V^+ = 2.2V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1M\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

|                 |                              |            | LM7        |                     |           |  |
|-----------------|------------------------------|------------|------------|---------------------|-----------|--|
| Symbol          | Parameter                    | Conditions | Typ<br>(2) | Limit<br>(3)        | Units     |  |
| I <sub>SC</sub> | Output Short Circuit Current | Sourcing   | 10.9       | 8.0<br><b>5.5</b>   | mA<br>min |  |
|                 |                              | Sinking    | 7.7        | 6.0<br><b>5.0</b>   | mA<br>min |  |
| Is              | Supply Current               |            | 0.57       | 0.97<br><b>1.24</b> | mA<br>max |  |

## 30V DC Electrical Characteristics (1)

Unless otherwise specified, all limits guaranteed for  $T_A = 25^{\circ}C$ ,  $V^+ = 30V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1M\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

|                   |                                    |                                                | LM:          |                       |             |
|-------------------|------------------------------------|------------------------------------------------|--------------|-----------------------|-------------|
| Symbol            | Parameter                          | Conditions                                     | Typ (2)      | Limit<br>(3)          | Units       |
| V <sub>OS</sub>   | Input Offset Voltage               |                                                | 0.04         | 6<br>8                | mV<br>max   |
| TCV <sub>OS</sub> | Input Offset Voltage Average Drift |                                                | 2            |                       | μV/°C       |
| l <sub>B</sub>    | Input Bias Current                 | $V_{CM} = 0V$                                  | 103          | 300<br><b>500</b>     | nA<br>max   |
|                   |                                    | V <sub>CM</sub> = 30V                          | -50          | -100<br><b>-200</b>   | nA<br>min   |
| I <sub>OS</sub>   | Input Offset Current               | V <sub>CM</sub> = 0V                           | 1.2          | 90<br><b>190</b>      | nA<br>max   |
|                   |                                    | V <sub>CM</sub> = 30V                          | 0.5          | 65<br><b>135</b>      | nA<br>max   |
| R <sub>IN</sub>   | Input Resistance                   | $0V \le V_{CM} \le 30V$                        | 200          |                       | ΜΩ          |
| CMRR              | Common Mode Rejection Ratio        | 0V ≤ V <sub>CM</sub> ≤ 30V                     | 104          | 80<br><b>78</b>       | dB<br>min   |
|                   |                                    | 0V ≤ V <sub>CM</sub> ≤ 27V                     | 115          | 90<br><b>88</b>       |             |
| PSRR              | Power Supply Rejection Ratio       | 2.2V ≤ V <sup>+</sup> ≤ 30V                    | 104          | 87<br><b>84</b>       |             |
| V <sub>CM</sub>   | Input Common-Mode Voltage Range    | CMRR > 80 dB                                   | 30.1<br>-0.1 |                       | V<br>V      |
| A <sub>V</sub>    | Large Signal Voltage Gain          | $R_L = 10 \text{ k}\Omega$<br>$V_O = 28V_{PP}$ | 105          | 30<br><b>20</b>       | V/mV<br>min |
| Vo                | Output Swing                       | $R_L = 10 \text{ k}\Omega$                     | 0.16         | 0.275<br><b>0.375</b> | V max       |
|                   |                                    |                                                | 29.8         | 29.75<br><b>28.65</b> | V min       |
| I <sub>SC</sub>   | Output Short Circuit Current       | Sourcing <sup>(4)</sup>                        | 11.7         | 8.8<br><b>6.5</b>     | mA<br>min   |
|                   |                                    | Sinking <sup>(4)</sup>                         | 11.5         | 8.2<br><b>6.0</b>     | mA<br>min   |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the devices such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>.

Product Folder Links: LM7301

<sup>(2)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.

<sup>(3)</sup> All limits are guaranteed by testing or statistical analysis.

<sup>(4)</sup> The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board.



## 30V DC Electrical Characteristics<sup>(1)</sup> (continued)

Unless otherwise specified, all limits guaranteed for  $T_A = 25^{\circ}C$ ,  $V^+ = 30V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1M\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

|                |                |            | LM7        | <b>'</b> 301        |           |
|----------------|----------------|------------|------------|---------------------|-----------|
| Symbol         | Parameter      | Conditions | Typ<br>(2) | Limit<br>(3)        | Units     |
| I <sub>S</sub> | Supply Current |            | 0.72       | <b>1.35</b><br>1.30 | mA<br>max |

## **Typical Performance Characteristics**

 $T_A$  = 25°C,  $R_L$  = 1 M $\Omega$  unless otherwise specified











## **Typical Performance Characteristics (continued)**

 $T_A = 25^{\circ}C$ ,  $R_L = 1~M\Omega$  unless otherwise specified



## **Non-Inverting Input Bias Current**



## Non-Inverting Input Bias Current vs. Common Mode Voltage $V_S = \pm 2.5V$





Figure 10.

## **Inverting Input Bias Current**



**Non-Inverting Input Bias Current** 



Figure 14.



## **Typical Performance Characteristics (continued)**

 $T_A = 25^{\circ}\text{C}$ ,  $R_L = 1~\text{M}\Omega$  unless otherwise specified



Figure 15.













## **Typical Performance Characteristics (continued)**







#### APPLICATIONS INFORMATION

#### **GENERAL INFORMATION**

Low supply current, wide bandwidth, input common mode voltage range that includes both rails, "rail-to-rail" output, good capacitive load driving ability, wide supply voltage (1.8V to 32V) and low distortion all make the LM7301 ideal for many diverse applications.

The high common-mode rejection ratio and full rail-to-rail input range provides precision performance when operated in non-inverting applications where the common-mode error is added directly to the other system errors.

#### CAPACITIVE LOAD DRIVING

The LM7301 has the ability to drive large capacitive loads. For example, 1000 pF only reduces the phase margin to about 25 degrees.

#### TRANSIENT RESPONSE

The LM7301 offers a very clean, well-behaved transient response. Figure 23, Figure 24, Figure 25, Figure 26, Figure 27, Figure 28 show the response when operated at gains of +1 and -1 when handling both small and large signals. The large phase margin, typically 70 to 80 degrees, assures clean and symmetrical response. In the large signal scope photos, Figure 23 and Figure 26, the input signal is set to 4.8V. Note that the output goes to within 100 mV of the supplies cleanly and without overshoot. In the small signal samples, the response is clean, with only slight overshoot when used as a follower. Figure 25 and Figure 28 are the circuits used to make these photos.



Figure 23.





Figure 24.



Figure 25.



Figure 26.



Figure 27.



Figure 28.



#### STABILITY CONSIDERATIONS

Rail-to-rail output amplifiers like the LM7301 use the collector of the drive transistor(s) at the output pin, as shown in Figure 29. This allows the load to be driven as close as possible towards either supply rail.



Figure 29. Simplified Output Stage Block Diagram

While this architecture maximizes the load voltage swing range, it increases the dependence of loop gain and subsequently stability, on load impedance and DC load current, compared to a non-rail-to-rail architecture. Thus, with this type of output stage, it is even more crucial to ensure stability by meticulous bench verification under all load conditions, and to apply the necessary compensation or circuit modifications to overcome any instability, if necessary. Any such bench verification should also include temperature, supply voltage, input common mode and output bias point variations as well as capacitive loading.

For example, one set of conditions for which stability of the LM7301 amplifier may be compromised is when the DC output load is larger than +/-0.5 mA, with input and output biased to mid-rail. Under such conditions, it may be possible to observe open-loop gain response peaking at a high frequency (e.g. 200 MHz), which is beyond the expected frequency range of the LM7301 (4 MHz GBW). Without taking any precautions against gain peaking, it is possible to see increased settling time or even oscillations, especially with low closed loop gain and / or light AC loading. It is possible to reduce or eliminate this gain peaking by using external compensation components. One possible scheme that can be applied to reduce or eliminate this gain peaking is shown in Figure 30.



Figure 30. Non-dissipating Snubber Network to Reduce Gain Peaking

The non-dissipating snubber, consisting of  $R_c$  and  $C_c$ , acts as AC load to reduce high frequency gain peaking with no DC loading so that total power dissipation is not increased. The increased AC load effectively reduces loop gain at higher frequencies thereby reducing gain peaking due to the possible causes stated above. For the particular set of  $R_c$  and  $C_c$  values shown in Figure 30, loop gain peaking is reduced by about 25dB under worst case peaking conditions (I\_source= 2mA DC @ around 180MHz) thus confining loop gain below 0dB and eliminating any possible instability. For best results, it may be necessary to "tune" the values of  $R_c$  and  $C_c$  in a particular application to take into account other subtleties and tolerances.



#### POWER DISSIPATION

Although the LM7301 has internal output current limiting, shorting the output to ground when operating on a +30V power supply will cause the op amp to dissipate about 350 mW. This is a worst-case example. In the 8-pin SOIC package, this will cause a temperature rise of 58°C. In the 5-pin SOT-23 package, the higher thermal resistance will cause a calculated rise of 113°C. This can raise the junction temperature to above the absolute maximum temperature of 150°C.

Operating from split supplies greatly reduces the power dissipated when the output is shorted. Operating on ±15V supplies can only cause a temperature rise of 29°C in the 8-pin SOIC and 57°C in the 5-pin SOT-23 package, assuming the short is to ground.

#### **WIDE SUPPLY RANGE**

The high power-supply rejection ratio (PSRR) and common-mode rejection ratio (CMRR) provide precision performance when operated on battery or other unregulated supplies. This advantage is further enhanced by the very wide supply range (2.2V–30V, guaranteed) offered by the LM7301. In situations where highly variable or unregulated supplies are present, the excellent PSRR and wide supply range of the LM7301 benefit the system designer with continued precision performance, even in such adverse supply conditions.

### SPECIFIC ADVANTAGES OF 5-Pin SOT-23 (TinyPak)

The obvious advantage of the 5-pin SOT-23, TinyPak, is that it can save board space, a critical aspect of any portable or miniaturized system design. The need to decrease overall system size is inherent in any handheld, portable, or lightweight system application.

Furthermore, the low profile can help in height limited designs, such as consumer hand-held remote controls, sub-notebook computers, and PCMCIA cards.

An additional advantage of the tiny package is that it allows better system performance due to ease of package placement. Because the tiny package is so small, it can fit on the board right where the op amp needs to be placed for optimal performance, unconstrained by the usual space limitations. This optimal placement of the tiny package allows for many system enhancements, not easily achieved with the constraints of a larger package. For example, problems such as system noise due to undesired pickup of digital signals can be easily reduced or mitigated. This pick-up problem is often caused by long wires in the board layout going to or from an op amp. By placing the tiny package closer to the signal source and allowing the LM7301 output to drive the long wire, the signal becomes less sensitive to such pick-up. An overall reduction of system noise results.

Often times system designers try to save space by using dual or quad op amps in their board layouts. This causes a complicated board layout due to the requirement of routing several signals to and from the same place on the board. Using the tiny op amp eliminates this problem.

Additional space savings parts are available in tiny packages from Texas Instruments, including low power amplifiers, precision voltage references, and voltage regulators.

## LOW DISTORTION, HIGH OUTPUT DRIVE CAPABILITY

The LM7301 offers superior low-distortion performance, with a total-harmonic-distortion-plus-noise of 0.06% at f = 10 kHz. The advantage offered by the LM7301 is its low distortion levels, even at high output current and low load resistance. Please refer to STABILITY CONSIDERATIONS for methods used to ensure stability under all load conditions.

#### **Typical Applications**

#### HANDHELD REMOTE CONTROLS

The LM7301 offers outstanding specifications for applications requiring good speed/power trade-off. In applications such as remote control operation, where high bandwidth and low power consumption are needed. The LM7301 performance can easily meet these requirements.

Product Folder Links: LM7301



#### **OPTICAL LINE ISOLATION FOR MODEMS**

The combination of the low distortion and good load driving capabilities of the LM7301 make it an excellent choice for driving opto-coupler circuits to achieve line isolation for modems. This technique prevents telephone line noise from coupling onto the modem signal. Superior isolation is achieved by coupling the signal optically from the computer modem to the telephone lines; however, this also requires a low distortion at relatively high currents. Due to its low distortion at high output drive currents, the LM7301 fulfills this need, in this and in other telecom applications. Please refer to STABILITY CONSIDERATIONS for methods used to ensure stability under all load conditions.

## REMOTE MICROPHONE IN PERSONAL COMPUTERS

Remote microphones in Personal Computers often utilize a microphone at the top of the monitor which must drive a long cable in a high noise environment. One method often used to reduce the nose is to lower the signal impedance, which reduces the noise pickup. In this configuration, the amplifier usually requires 30 db–40 db of gain, at bandwidths higher than most low-power CMOS parts can achieve. The LM7301 offers the tiny package, higher bandwidths, and greater output drive capability than other rail-to-rail input/output parts can provide for this application.

Product Folder Links: LM7301

### SNOS879H-AUGUST 1999-REVISED MARCH 2013



## **REVISION HISTORY**

| Cł | nanges from Revision G (March 2013) to Revision H  | Pa | ge |
|----|----------------------------------------------------|----|----|
| •  | Changed layout of National Data Sheet to TI format |    | 13 |





12-Jul-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|---------|
| LM7301IM         | NRND   | SOIC         | D                  | 8    | 95             | TBD                        | Call TI              | Call TI            | -40 to 85    | LM73<br>01IM            |         |
| LM7301IM/NOPB    | ACTIVE | SOIC         | D                  | 8    | 95             | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM | -40 to 85    | LM73<br>01IM            | Samples |
| LM7301IM5        | NRND   | SOT-23       | DBV                | 5    | 1000           | TBD                        | Call TI              | Call TI            | -40 to 85    | A04A                    |         |
| LM7301IM5/NOPB   | ACTIVE | SOT-23       | DBV                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM | -40 to 85    | A04A                    | Samples |
| LM7301IM5X       | NRND   | SOT-23       | DBV                | 5    | 3000           | TBD                        | Call TI              | Call TI            | -40 to 85    | A04A                    |         |
| LM7301IM5X/NOPB  | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM | -40 to 85    | A04A                    | Samples |
| LM7301IMX/NOPB   | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM | -40 to 85    | LM73<br>01IM            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

12-Jul-2014

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 15-Oct-2013

## TAPE AND REEL INFORMATION





|   |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component length    |
|   |    | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ľ | P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM7301IM5      | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM7301IM5X     | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM7301IMX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

www.ti.com 15-Oct-2013



\*All dimensions are nominal

| 7 till difficilitionerie dire freminian |              |                 |      |      |             |            |             |
|-----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                  | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LM7301IM5                               | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LM7301IM5X                              | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LM7301IMX/NOPB                          | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

DBV (R-PDSO-G5)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-178 Variation AA.



## DBV (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>